亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ixp425pci.h

?? gumstiz u-boot loader in linux
?? H
字號:
/* * IXP PCI Init * (C) Copyright 2004 eslab.whut.edu.cn * Yue Hu(huyue_whut@yahoo.com.cn), Ligong Xue(lgxue@hotmail.com) * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#ifndef _IXP425PCI_H_#define _IXP425PCI_H_#define TRUE	1#define FALSE	0#define OK	0#define ERROR	-1#define BOOL	int#define IXP425_PCI_MAX_BAR_PER_FUNC  6#define IXP425_PCI_MAX_BAR (IXP425_PCI_MAX_BAR_PER_FUNC * \			    IXP425_PCI_MAX_FUNC_ON_BUS)enum PciBarId{	CSR_BAR=0,	IO_BAR,	SD_BAR,	NO_BAR};/*Base address register descriptor*/typedef struct{	unsigned int size;	unsigned int address;} PciBar;typedef struct{	unsigned int bus;	unsigned int device;	unsigned int func;	unsigned int irq;	BOOL error;	unsigned short vendor_id;	unsigned short device_id;	/*We need an extra entry in this array for dummy placeholder*/	PciBar bar[IXP425_PCI_MAX_BAR_PER_FUNC + 1];} PciDevice;/* Mask definitions*/#define IXP425_PCI_TOP_WORD_OF_LONG_MASK	0xffff0000#define IXP425_PCI_TOP_BYTE_OF_LONG_MASK	0xff000000#define IXP425_PCI_BOTTOM_WORD_OF_LONG_MASK	0x0000ffff#define IXP425_PCI_BOTTOM_TRIBYTES_OF_LONG_MASK 0x00ffffff#define IXP425_PCI_BOTTOM_NIBBLE_OF_LONG_MASK	0x0000000f#define IXP425_PCI_MAX_UINT32			0xffffffff#define IXP425_PCI_BAR_QUERY			0xffffffff#define IXP425_PCI_BAR_MEM_BASE 0x100000#define IXP425_PCI_BAR_IO_BASE	0x000000/*define the maximum number of bus segments - we support a single segment*/#define IXP425_PCI_MAX_BUS  1/*define the maximum number of cards per bus segment*/#define IXP425_PCI_MAX_DEV  4/*define the maximum number of functions per device*/#define IXP425_PCI_MAX_FUNC 8/* define the maximum number of separate functions that we can   potentially have on the bus*/#define IXP425_PCI_MAX_FUNC_ON_BUS (1+ IXP425_PCI_MAX_FUNC *	\				    IXP425_PCI_MAX_DEV *	\				    IXP425_PCI_MAX_BUS)/*define the maximum number of BARs per function*/#define IXP425_PCI_MAX_BAR_PER_FUNC  6#define IXP425_PCI_MAX_BAR (IXP425_PCI_MAX_BAR_PER_FUNC *	\			    IXP425_PCI_MAX_FUNC_ON_BUS)#define PCI_NP_CBE_BESL	 (4)#define PCI_NP_AD_FUNCSL (8)#define REG_WRITE(b,o,v) (*(volatile unsigned int*)((b+o))=(v))#define REG_READ(b,o,v)	 ((v)=(*(volatile unsigned int*)((b+o))))#define PCI_DELAY	500#define USEC_LOOP_COUNT 533#define PCI_SETTLE_USEC 200#define PCI_MIN_RESET_ASSERT_USEC 2000/*Register addressing definitions for PCI controller configuration  and status registers*/#define PCI_CSR_BASE (0xC0000000)/*#define PCI_NP_AD_OFFSET       (0x00)#define PCI_NP_CBE_OFFSET      (0x04)#define PCI_NP_WDATA_OFFSET    (0x08)#define PCI_NP_RDATA_OFFSET    (0x0C)#define PCI_CRP_OFFSET	       (0x10)#define PCI_CRP_WDATA_OFFSET   (0x14)#define PCI_CRP_RDATA_OFFSET   (0x18)#define PCI_CSR_OFFSET	       (0x1C)#define PCI_ISR_OFFSET	       (0x20)#define PCI_INTEN_OFFSET       (0x24)#define PCI_DMACTRL_OFFSET     (0x28)#define PCI_AHBMEMBASE_OFFSET  (0x2C)#define PCI_AHBIOBASE_OFFSET   (0x30)#define PCI_PCIMEMBASE_OFFSET  (0x34)#define PCI_AHBDOORBELL_OFFSET (0x38)#define PCI_PCIDOORBELL_OFFSET (0x3C)#define PCI_ATPDMA0_AHBADDR    (0x40)#define PCI_ATPDMA0_PCIADDR    (0x44)#define PCI_ATPDMA0_LENADDR    (0x48)#define PCI_ATPDMA1_AHBADDR    (0x4C)#define PCI_ATPDMA1_PCIADDR    (0x50)#define PCI_ATPDMA1_LENADDR    (0x54)#define PCI_PTADMA0_AHBADDR    (0x58)#define PCI_PTADMA0_PCIADDR    (0x5C)#define PCI_PTADMA0_LENADDR    (0x60)#define PCI_PTADMA1_AHBADDR    (0x64)#define PCI_PTADMA1_PCIADDR    (0x68)#define PCI_PTADMA1_LENADDR    (0x6C)*//*Non prefetch registers bit definitions*//*#define NP_CMD_INTACK	   (0x0)#define NP_CMD_SPECIAL	   (0x1)#define NP_CMD_IOREAD	   (0x2)#define NP_CMD_IOWRITE	   (0x3)#define NP_CMD_MEMREAD	   (0x6)#define NP_CMD_MEMWRITE	   (0x7)#define NP_CMD_CONFIGREAD  (0xa)#define NP_CMD_CONFIGWRITE (0xb)*//*define the default setting of the AHB memory base reg*/#define IXP425_PCI_AHBMEMBASE_DEFAULT 0x00010203#define IXP425_PCI_AHBIOBASE_DEFAULT  0x0#define IXP425_PCI_PCIMEMBASE_DEFAULT 0x0/*define the default settings for the controller's BARs*/#ifdef IXP425_PCI_SIMPLE_MAPPING#define IXP425_PCI_BAR_0_DEFAULT 0x00000000#define IXP425_PCI_BAR_1_DEFAULT 0x01000000#define IXP425_PCI_BAR_2_DEFAULT 0x02000000#define IXP425_PCI_BAR_3_DEFAULT 0x03000000#define IXP425_PCI_BAR_4_DEFAULT 0x00000000#define IXP425_PCI_BAR_5_DEFAULT 0x00000000#else#define IXP425_PCI_BAR_0_DEFAULT 0x40000000#define IXP425_PCI_BAR_1_DEFAULT 0x41000000#define IXP425_PCI_BAR_2_DEFAULT 0x42000000#define IXP425_PCI_BAR_3_DEFAULT 0x43000000#define IXP425_PCI_BAR_4_DEFAULT 0x00000000#define IXP425_PCI_BAR_5_DEFAULT 0x00000000#endif/*Configuration Port register bit definitions*/#define PCI_CRP_WRITE BIT(16)/*ISR (Interrupt status) Register bit definitions*/#define PCI_ISR_PSE   BIT(0)#define PCI_ISR_PFE   BIT(1)#define PCI_ISR_PPE   BIT(2)#define PCI_ISR_AHBE  BIT(3)#define PCI_ISR_APDC  BIT(4)#define PCI_ISR_PADC  BIT(5)#define PCI_ISR_ADB   BIT(6)#define PCI_ISR_PDB   BIT(7)/*INTEN (Interrupt Enable) Register bit definitions*/#define PCI_INTEN_PSE	BIT(0)#define PCI_INTEN_PFE	BIT(1)#define PCI_INTEN_PPE	BIT(2)#define PCI_INTEN_AHBE	BIT(3)#define PCI_INTEN_APDC	BIT(4)#define PCI_INTEN_PADC	BIT(5)#define PCI_INTEN_ADB	BIT(6)#define PCI_INTEN_PDB	BIT(7)/*PCI configuration regs.*/#define PCI_CFG_VENDOR_ID	0x00#define PCI_CFG_DEVICE_ID	0x02#define PCI_CFG_COMMAND		0x04#define PCI_CFG_STATUS		0x06#define PCI_CFG_REVISION	0x08#define PCI_CFG_PROGRAMMING_IF	0x09#define PCI_CFG_SUBCLASS	0x0a#define PCI_CFG_CLASS		0x0b#define PCI_CFG_CACHE_LINE_SIZE 0x0c#define PCI_CFG_LATENCY_TIMER	0x0d#define PCI_CFG_HEADER_TYPE	0x0e#define PCI_CFG_BIST		0x0f#define PCI_CFG_BASE_ADDRESS_0	0x10#define PCI_CFG_BASE_ADDRESS_1	0x14#define PCI_CFG_BASE_ADDRESS_2	0x18#define PCI_CFG_BASE_ADDRESS_3	0x1c#define PCI_CFG_BASE_ADDRESS_4	0x20#define PCI_CFG_BASE_ADDRESS_5	0x24#define PCI_CFG_CIS		0x28#define PCI_CFG_SUB_VENDOR_ID	0x2c#define PCI_CFG_SUB_SYSTEM_ID	0x2e#define PCI_CFG_EXPANSION_ROM	0x30#define PCI_CFG_RESERVED_0	0x34#define PCI_CFG_RESERVED_1	0x38#define PCI_CFG_DEV_INT_LINE	0x3c#define PCI_CFG_DEV_INT_PIN	0x3d#define PCI_CFG_MIN_GRANT	0x3e#define PCI_CFG_MAX_LATENCY	0x3f#define PCI_CFG_SPECIAL_USE	0x41#define PCI_CFG_MODE		0x43/*Specify the initial command we send to PCI devices*/#define INITIAL_PCI_CMD (PCI_CMD_IO_ENABLE	   \			 | PCI_CMD_MEM_ENABLE	   \			 | PCI_CMD_MASTER_ENABLE   \			 | PCI_CMD_WI_ENABLE)/*define the sub vendor and subsystem to be used */#define IXP425_PCI_SUB_VENDOR_SYSTEM 0x00000000#define PCI_IRQ_LINES		4#define PCI_CMD_IO_ENABLE	0x0001	/* IO access enable */#define PCI_CMD_MEM_ENABLE	0x0002	/* memory access enable */#define PCI_CMD_MASTER_ENABLE	0x0004	/* bus master enable */#define PCI_CMD_MON_ENABLE	0x0008	/* monitor special cycles enable */#define PCI_CMD_WI_ENABLE	0x0010	/* write and invalidate enable */#define PCI_CMD_SNOOP_ENABLE	0x0020	/* palette snoop enable */#define PCI_CMD_PERR_ENABLE	0x0040	/* parity error enable */#define PCI_CMD_WC_ENABLE	0x0080	/* wait cycle enable */#define PCI_CMD_SERR_ENABLE	0x0100	/* system error enable */#define PCI_CMD_FBTB_ENABLE	0x0200	/* fast back to back enable *//*CSR Register bit definitions*/#define PCI_CSR_HOST  BIT(0)#define PCI_CSR_ARBEN BIT(1)#define PCI_CSR_ADS   BIT(2)#define PCI_CSR_PDS   BIT(3)#define PCI_CSR_ABE   BIT(4)#define PCI_CSR_DBT   BIT(5)#define PCI_CSR_ASE   BIT(8)#define PCI_CSR_IC    BIT(15)/*Configuration command bit definitions*/#define PCI_CFG_CMD_IOAE BIT(0)#define PCI_CFG_CMD_MAE	 BIT(1)#define PCI_CFG_CMD_BME	 BIT(2)#define PCI_CFG_CMD_MWIE BIT(4)#define PCI_CFG_CMD_SER	 BIT(8)#define PCI_CFG_CMD_FBBE BIT(9)#define PCI_CFG_CMD_MDPE BIT(24)#define PCI_CFG_CMD_STA	 BIT(27)#define PCI_CFG_CMD_RTA	 BIT(28)#define PCI_CFG_CMD_RMA	 BIT(29)#define PCI_CFG_CMD_SSE	 BIT(30)#define PCI_CFG_CMD_DPE	 BIT(31)/*DMACTRL DMA Control and status Register*/#define PCI_DMACTRL_APDCEN  BIT(0)#define PCI_DMACTRL_APDC0   BIT(4)#define PCI_DMACTRL_APDE0   BIT(5)#define PCI_DMACTRL_APDC1   BIT(6)#define PCI_DMACTRL_APDE1   BIT(7)#define PCI_DMACTRL_PADCEN  BIT(8)#define PCI_DMACTRL_PADC0   BIT(12)#define PCI_DMACTRL_PADE0   BIT(13)#define PCI_DMACTRL_PADC1   BIT(14)#define PCI_DMACTRL_PADE1   BIT(15)/* GPIO related register */#undef IXP425_GPIO_GPOUTR#undef IXP425_GPIO_GPOER#undef IXP425_GPIO_GPINR#undef IXP425_GPIO_GPISR#undef IXP425_GPIO_GPIT1R#undef IXP425_GPIO_GPIT2R#undef IXP425_GPIO_GPCLKR#define IXP425_GPIO_GPOUTR	0xC8004000#define IXP425_GPIO_GPOER	0xC8004004#define IXP425_GPIO_GPINR	0xC8004008#define IXP425_GPIO_GPISR	0xC800400C#define IXP425_GPIO_GPIT1R	0xC8004010#define IXP425_GPIO_GPIT2R	0xC8004014#define IXP425_GPIO_GPCLKR	0xC8004018#define READ_GPIO_REG(addr,val) \		(val) = *((volatile int *)(addr));#define WRITE_GPIO_REG(addr,val) \		*((volatile int *)(addr)) = (val);#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
椎名由奈av一区二区三区| 久久国产精品色婷婷| 免费不卡在线观看| 91麻豆免费观看| 精品国产青草久久久久福利| 国产精品九色蝌蚪自拍| 久久国产欧美日韩精品| 欧美日韩一级视频| 国产精品久99| 国产盗摄视频一区二区三区| 欧美三片在线视频观看| 国产精品不卡视频| 国产一区 二区 三区一级| 欧美精品第1页| 亚洲无线码一区二区三区| 97精品久久久午夜一区二区三区| 精品免费一区二区三区| 日本美女一区二区三区| 欧美日韩一区二区不卡| 亚洲一区二区三区免费视频| 在线播放国产精品二区一二区四区 | 欧美美女一区二区在线观看| 亚洲欧洲日产国码二区| 成人av手机在线观看| 国产午夜精品一区二区三区嫩草| 久久99深爱久久99精品| 日韩欧美一二三| 精品一区二区三区在线观看| 69堂亚洲精品首页| 日韩av电影免费观看高清完整版 | 不卡影院免费观看| 中文一区二区在线观看| 高清不卡在线观看| 中日韩av电影| 色综合久久综合网欧美综合网| 最好看的中文字幕久久| 91丨porny丨最新| 一区二区三区四区五区视频在线观看| 色综合天天综合在线视频| 亚洲日本乱码在线观看| 色婷婷亚洲精品| 一区二区三区不卡视频| 6080yy午夜一二三区久久| 美国毛片一区二区| 久久综合久久久久88| 成人精品一区二区三区四区 | 国产丝袜美腿一区二区三区| 国产精品一级片| 亚洲三级电影网站| 欧美体内she精高潮| 婷婷开心久久网| 久久久亚洲午夜电影| jlzzjlzz亚洲女人18| 亚洲成人免费视| 欧美精品一区二区三区四区| 懂色av一区二区夜夜嗨| 一区二区三区精密机械公司| 91精品国产综合久久蜜臀| 国内不卡的二区三区中文字幕| 国产精品日日摸夜夜摸av| 日本精品免费观看高清观看| 奇米色777欧美一区二区| 国产精品网站在线观看| 欧美三级电影网| 国产成人夜色高潮福利影视| 亚洲免费成人av| 日韩一卡二卡三卡四卡| 99久久99久久综合| 日本欧美肥老太交大片| 亚洲视频精选在线| 精品久久人人做人人爰| 色999日韩国产欧美一区二区| 免费成人你懂的| 一区二区三区视频在线看| 欧美精品一区二区在线播放| 欧美日韩中文另类| 成人免费视频播放| 蜜桃av噜噜一区二区三区小说| 亚洲视频你懂的| 国产网站一区二区三区| 欧美二区三区的天堂| 粉嫩欧美一区二区三区高清影视| 亚洲h精品动漫在线观看| 1000精品久久久久久久久| 日韩欧美国产一区二区在线播放| 91视视频在线观看入口直接观看www| 久久福利视频一区二区| 狠狠色丁香婷婷综合| 亚洲制服欧美中文字幕中文字幕| 久久精品男人的天堂| 欧美疯狂做受xxxx富婆| 在线亚洲+欧美+日本专区| 国产成人在线电影| 国产一区二区三区免费看| 日韩不卡手机在线v区| 亚洲最大成人网4388xx| 国产精品色婷婷久久58| 久久久亚洲高清| 日韩欧美高清dvd碟片| 制服视频三区第一页精品| 欧美网站一区二区| 色呦呦网站一区| 在线视频一区二区三| 91国模大尺度私拍在线视频| 成人精品免费看| 国产福利精品导航| 国产凹凸在线观看一区二区| 国内精品嫩模私拍在线| 日本亚洲最大的色成网站www| 亚洲一区二区在线免费看| 一区二区三区国产| 一区二区三区.www| 一区二区三区**美女毛片| 亚洲精品国产高清久久伦理二区| 日韩美女视频一区| 亚洲视频一区二区在线观看| 综合分类小说区另类春色亚洲小说欧美| 青青草97国产精品免费观看无弹窗版| 午夜久久久久久电影| 亚洲电影一区二区| 奇米888四色在线精品| 蜜乳av一区二区| 国产高清亚洲一区| 波多野结衣中文字幕一区二区三区 | 欧美日韩一区二区三区高清| 欧美日韩亚洲国产综合| 欧美福利视频一区| 久久影视一区二区| 亚洲国产岛国毛片在线| 亚洲欧洲日本在线| 亚洲尤物视频在线| 麻豆精品国产91久久久久久| 国产精品影视网| 91在线视频观看| 69久久99精品久久久久婷婷| 日韩一区二区电影网| 国产日产欧美一区二区视频| 亚洲色图视频网站| 日韩中文字幕亚洲一区二区va在线 | 午夜精品福利一区二区三区av | 蜜臀av一区二区在线免费观看| 日本成人中文字幕在线视频| 国产一区在线看| 色老综合老女人久久久| 欧美一二三区在线| 日本一二三不卡| 亚洲韩国一区二区三区| 激情成人午夜视频| 91碰在线视频| 精品精品国产高清一毛片一天堂| 中文无字幕一区二区三区| 无码av免费一区二区三区试看 | 亚洲精品国久久99热| 蜜桃视频第一区免费观看| 国产成人免费视频一区| 欧美影视一区二区三区| 欧美mv日韩mv亚洲| 怡红院av一区二区三区| 久久福利视频一区二区| 欧美性猛片xxxx免费看久爱| 欧美精品一区二区三区视频| 亚洲一区国产视频| 成人免费视频视频| 日韩欧美黄色影院| 亚洲国产你懂的| 丰满放荡岳乱妇91ww| 日韩三级在线免费观看| 亚洲精品免费看| 粉嫩久久99精品久久久久久夜 | 欧美日韩国产一二三| 国产欧美日本一区视频| 美女视频黄 久久| 91福利国产精品| 国产精品美女久久久久久久久久久 | 亚洲成a人v欧美综合天堂下载| 盗摄精品av一区二区三区| 欧美videofree性高清杂交| 午夜精品视频在线观看| 色综合久久中文综合久久牛| 国产亚洲精久久久久久| 狠狠色狠狠色综合系列| 欧美日韩第一区日日骚| 亚洲人成网站在线| av一本久道久久综合久久鬼色| 337p粉嫩大胆色噜噜噜噜亚洲| 无码av免费一区二区三区试看| 91国产成人在线| 亚洲美女精品一区| 91在线一区二区三区| 欧美国产欧美综合| 国产成人综合精品三级| 久久精品人人做| 国产一区二区三区视频在线播放| 欧美tk丨vk视频| 激情丁香综合五月| 久久奇米777| 成人免费黄色大片| 成人欧美一区二区三区视频网页| 波多野结衣中文一区| 国产精品久久99|