亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c4510b.h

?? gumstiz u-boot loader in linux
?? H
字號:
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};extern struct _irq_handler IRQ_HANDLER[];#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
丰满少妇在线播放bd日韩电影| 久久99九九99精品| 日韩福利视频导航| 国产精品资源在线看| 91精品福利视频| 久久久久久夜精品精品免费| 天堂久久一区二区三区| 成人免费三级在线| 精品少妇一区二区三区免费观看| 亚洲欧洲日产国码二区| 久久99精品国产麻豆婷婷| 色哟哟亚洲精品| 国产精品理伦片| 国产一二三精品| 精品国产成人在线影院| 亚洲1区2区3区4区| 色婷婷综合激情| 国产欧美精品一区aⅴ影院 | 一区二区三区在线观看动漫 | 91麻豆精品国产91久久久使用方法| 久久这里只有精品6| 日韩国产一区二| 欧美曰成人黄网| 中文字幕一区日韩精品欧美| 高清日韩电视剧大全免费| 精品国产91乱码一区二区三区| 亚洲精品中文在线影院| 99久久精品一区二区| 欧美国产日韩在线观看| 黄网站免费久久| 精品国产一区二区在线观看| 视频在线观看一区二区三区| 欧美午夜精品一区二区蜜桃| 一区二区三区自拍| 欧美在线观看一区二区| 亚洲综合另类小说| 欧美日精品一区视频| 亚洲精品国久久99热| 在线观看一区不卡| 亚洲国产精品久久久久婷婷884 | 精品国产自在久精品国产| 精品视频在线视频| 亚洲一区二区三区在线| 欧美性大战xxxxx久久久| 亚洲欧美一区二区在线观看| 97精品国产97久久久久久久久久久久 | 这里只有精品电影| 美腿丝袜亚洲三区| 精品福利av导航| 成人永久aaa| 亚洲手机成人高清视频| 欧美三级电影在线看| 日本免费在线视频不卡一不卡二| 日韩欧美激情四射| 丁香六月久久综合狠狠色| 中文字幕在线一区免费| 欧美图片一区二区三区| 肉肉av福利一精品导航| 久久久欧美精品sm网站| 99久久er热在这里只有精品15| 亚洲美女在线国产| 日韩欧美电影一二三| 高潮精品一区videoshd| 亚洲精品乱码久久久久久久久| 欧美精品一区二区三区在线| 成人免费看视频| 亚洲高清一区二区三区| 久久久久久久久久久电影| av电影在线观看不卡| 亚洲成av人片在线| 久久精品一区二区三区不卡牛牛 | 国产一区二区三区四区五区入口 | 色综合久久天天| 日本欧美一区二区在线观看| 国产亚洲一区二区在线观看| 91麻豆自制传媒国产之光| 奇米影视一区二区三区小说| 日本一区二区成人| 欧美日韩一区二区欧美激情| 国产suv精品一区二区883| 亚洲一二三专区| 日本一区二区成人| 欧美一级在线免费| av亚洲精华国产精华| 美国毛片一区二区| 最好看的中文字幕久久| 欧美一卡二卡三卡四卡| 欧美做爰猛烈大尺度电影无法无天| 狠狠狠色丁香婷婷综合激情| 亚洲福利电影网| 亚洲欧美综合网| 欧美r级电影在线观看| 欧美日韩一区二区三区在线看| 国产精品一区二区在线观看不卡| 五月天精品一区二区三区| 国产精品久久久久久久久免费桃花| 欧美乱熟臀69xxxxxx| 99久久精品一区| 成人在线视频一区| 国产一区二区在线影院| 看片的网站亚洲| 日日夜夜免费精品视频| 一区二区三区免费观看| 中文字幕欧美一区| 中文av一区特黄| 欧美激情一区二区三区不卡| 久久久久久久综合色一本| 欧美mv日韩mv| 精品国产凹凸成av人导航| 8v天堂国产在线一区二区| 在线免费观看不卡av| 一本色道久久加勒比精品| 99精品视频在线免费观看| 成人美女视频在线观看18| 丁香婷婷深情五月亚洲| 国产资源精品在线观看| 国产乱码精品一区二区三区av| 久久精品国产澳门| 九色综合国产一区二区三区| 久久av老司机精品网站导航| 免费一级欧美片在线观看| 奇米色一区二区| 蜜臂av日日欢夜夜爽一区| 精品一区二区三区免费毛片爱| 欧美aaaaa成人免费观看视频| 日韩精品亚洲专区| 精品一区二区三区免费毛片爱| 六月丁香综合在线视频| 国内精品久久久久影院色| 精品一区中文字幕| 国产盗摄一区二区三区| 99久久精品国产毛片| 一本大道综合伊人精品热热| 欧美天堂亚洲电影院在线播放 | 99久久精品免费看国产免费软件| 波多野结衣欧美| 91亚洲永久精品| 欧美日韩国产色站一区二区三区| 在线观看91av| 久久亚洲一级片| 中文字幕在线不卡| 亚洲一区二区高清| 久久99国内精品| jlzzjlzz亚洲日本少妇| 在线亚洲一区观看| 欧美美女一区二区三区| 26uuu精品一区二区| 亚洲视频一区二区在线| 亚洲123区在线观看| 精品一区二区三区久久| 99re这里只有精品视频首页| 欧美伦理电影网| 国产精品免费丝袜| 午夜一区二区三区视频| 国产夫妻精品视频| 欧美日韩在线亚洲一区蜜芽| 久久久另类综合| 三级欧美韩日大片在线看| 国产福利91精品| 91精品一区二区三区久久久久久| 亚洲国产精品成人综合色在线婷婷| 亚洲小说欧美激情另类| 国产精品99久久久| 欧美日韩一区二区不卡| 国产精品理论片在线观看| 午夜精品爽啪视频| 懂色av一区二区三区免费看| 欧美精三区欧美精三区| 国产精品女主播在线观看| 全部av―极品视觉盛宴亚洲| 成人av在线看| 欧美精品一区二区在线观看| 一卡二卡欧美日韩| 国产98色在线|日韩| 91精品国产色综合久久 | 精品日韩一区二区三区免费视频| 亚洲日本护士毛茸茸| 韩国成人福利片在线播放| 91成人看片片| 中文字幕一区二区在线观看| 美女尤物国产一区| 欧美色综合影院| 亚洲黄色免费网站| www.一区二区| 欧美激情一区二区三区四区| 久久精品99国产国产精| 欧美精品三级在线观看| 一区二区三区精品| 91日韩精品一区| 亚洲国产高清在线观看视频| 国产一区二区精品久久99| 欧美成人免费网站| 日本欧美一区二区三区乱码| 欧美日韩国产电影| 香蕉成人啪国产精品视频综合网| 色综合久久六月婷婷中文字幕| 国产精品久久久久久久久久免费看| 精品亚洲国内自在自线福利| 日韩精品一区二区三区老鸭窝| 亚洲超碰97人人做人人爱|