亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pci.h

?? gumstiz u-boot loader in linux
?? H
字號:
/* PCI.h - PCI functions header file *//* Copyright - Galileo technology. */#ifndef __INCpcih#define __INCpcih/* includes */#include"core.h"#include"memory.h"/* According to PCI REV 2.1 MAX agents allowed on the bus are -21- */#define PCI_MAX_DEVICES 22/* Macros *//* The next Macros configurate the initiator board (SELF) or any any agent on   the PCI to become: MASTER, response to MEMORY transactions , response to   IO transactions or TWO both MEMORY_IO transactions. Those configuration   are for both PCI0 and PCI1. */#define PCI_MEMORY_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MEMORY_ENABLE |		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_IO_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,I_O_ENABLE |		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_SLAVE_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MEMORY_ENABLE | I_O_ENABLE |   \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_DISABLE(host, deviceNumber) pciWriteConfigReg(host,		       \	  PCI_STATUS_AND_COMMAND,deviceNumber,0xfffffff8  &		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber))#define PCI_MASTER_ENABLE(host,deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MASTER_ENABLE |		     \	  pciReadConfigReg(host,PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_MASTER_DISABLE(deviceNumber) pciWriteConfigReg(host,	      \	  PCI_STATUS_AND_COMMAND,deviceNumber,~MASTER_ENABLE &		     \	  pciReadConfigReg(host,PCI_STATUS_AND_COMMAND,deviceNumber) )#define		MASTER_ENABLE			BIT2#define		MEMORY_ENABLE			BIT1#define		I_O_ENABLE			BIT0#define	    SELF		    32/* Agent on the PCI bus may have up to 6 BARS. */#define	    BAR0		    0x10#define	    BAR1		    0x14#define	    BAR2		    0x18#define	    BAR3		    0x1c#define	    BAR4		    0x20#define	    BAR5		    0x24#define		BAR_SEL_MEM_IO			BIT0#define		BAR_MEM_TYPE_32_BIT		NO_BIT#define		BAR_MEM_TYPE_BELOW_1M		       BIT1#define		BAR_MEM_TYPE_64_BIT			      BIT2#define		BAR_MEM_TYPE_RESERVED		      (BIT1 | BIT2)#define		BAR_MEM_TYPE_MASK		      (BIT1 | BIT2)#define		BAR_PREFETCHABLE				      BIT3#define		BAR_CONFIG_MASK			(BIT0 | BIT1 | BIT2 | BIT3)/* Defines for the access regions. */#define	    PREFETCH_ENABLE		    BIT12#define	    PREFETCH_DISABLE		    NO_BIT#define	    DELAYED_READ_ENABLE		    BIT13/* #define     CACHING_ENABLE		       BIT14 *//* aggressive prefetch: PCI slave prefetch two burst in advance*/#define	    AGGRESSIVE_PREFETCH		     BIT16/* read line aggresive prefetch: PCI slave prefetch two burst in advance*/#define	    READ_LINE_AGGRESSIVE_PREFETCH   BIT17/* read multiple aggresive prefetch: PCI slave prefetch two burst in advance*/#define	    READ_MULTI_AGGRESSIVE_PREFETCH  BIT18#define	    MAX_BURST_4			    NO_BIT#define	    MAX_BURST_8			    BIT20  /* Bits[21:20] = 01 */#define	    MAX_BURST_16		    BIT21  /* Bits[21:20] = 10 */#define	    PCI_BYTE_SWAP		    NO_BIT /* Bits[25:24] = 00 */#define	    PCI_NO_SWAP			    BIT24  /* Bits[25:24] = 01 */#define	    PCI_BYTE_AND_WORD_SWAP	    BIT25  /* Bits[25:24] = 10 */#define	    PCI_WORD_SWAP		   (BIT24 | BIT25) /* Bits[25:24] = 11 */#define	    PCI_ACCESS_PROTECT		    BIT28#define	    PCI_WRITE_PROTECT		    BIT29/* typedefs */typedef enum __pciAccessRegions{REGION0,REGION1,REGION2,REGION3,REGION4,REGION5,				REGION6,REGION7} PCI_ACCESS_REGIONS;typedef enum __pciAgentPrio{LOW_AGENT_PRIO,HI_AGENT_PRIO} PCI_AGENT_PRIO;typedef enum __pciAgentPark{PARK_ON_AGENT,DONT_PARK_ON_AGENT} PCI_AGENT_PARK;typedef enum __pciSnoopType{PCI_NO_SNOOP,PCI_SNOOP_WT,PCI_SNOOP_WB}			    PCI_SNOOP_TYPE;typedef enum __pciSnoopRegion{PCI_SNOOP_REGION0,PCI_SNOOP_REGION1,			      PCI_SNOOP_REGION2,PCI_SNOOP_REGION3}			      PCI_SNOOP_REGION;typedef enum __memPciHost{PCI_HOST0,PCI_HOST1} PCI_HOST;typedef enum __memPciRegion{PCI_REGION0,PCI_REGION1,			 PCI_REGION2,PCI_REGION3,			 PCI_IO}			 PCI_REGION;/*ronen 7/Dec/03 */typedef enum __pci_bar_windows{PCI_CS0_BAR, PCI_CS1_BAR, PCI_CS2_BAR,			       PCI_CS3_BAR, PCI_DEV_CS0_BAR, PCI_DEV_CS1_BAR,			       PCI_DEV_CS2_BAR, PCI_DEV_CS3_BAR, PCI_BOOT_CS_BAR,			       PCI_MEM_INT_REG_BAR, PCI_IO_INT_REG_BAR,			       PCI_P2P_MEM0_BAR, PCI_P2P_MEM1_BAR,			       PCI_P2P_IO_BAR, PCI_CPU_BAR, PCI_INT_SRAM_BAR,			       PCI_LAST_BAR} PCI_INTERNAL_BAR;typedef struct pciBar {    unsigned int detectBase;    unsigned int base;    unsigned int size;    unsigned int type;} PCI_BAR;typedef struct pciDevice {    PCI_HOST	     host;    char	    type[40];    unsigned int    deviceNum;    unsigned int    venID;    unsigned int    deviceID;    PCI_BAR bar[6];} PCI_DEVICE;typedef struct pciSelfBars {    unsigned int    SCS0Base;    unsigned int    SCS0Size;    unsigned int    SCS1Base;    unsigned int    SCS1Size;    unsigned int    SCS2Base;    unsigned int    SCS2Size;    unsigned int    SCS3Base;    unsigned int    SCS3Size;    unsigned int    internalMemBase;    unsigned int    internalIOBase;    unsigned int    CS0Base;    unsigned int    CS0Size;    unsigned int    CS1Base;    unsigned int    CS1Size;    unsigned int    CS2Base;    unsigned int    CS2Size;    unsigned int    CS3Base;    unsigned int    CS3Size;    unsigned int    CSBootBase;    unsigned int    CSBootSize;    unsigned int    P2PMem0Base;    unsigned int    P2PMem0Size;    unsigned int    P2PMem1Base;    unsigned int    P2PMem1Size;    unsigned int    P2PIOBase;    unsigned int    P2PIOSize;    unsigned int    CPUBase;    unsigned int    CPUSize;} PCI_SELF_BARS;/* read/write configuration registers on local PCI bus. */void pciWriteConfigReg(PCI_HOST host, unsigned int regOffset,		       unsigned int pciDevNum, unsigned int data);unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum);/* read/write configuration registers on another PCI bus. */void pciOverBridgeWriteConfigReg(PCI_HOST host,				 unsigned int regOffset,				 unsigned int pciDevNum,				 unsigned int busNum,unsigned int data);unsigned int pciOverBridgeReadConfigReg(PCI_HOST host,					unsigned int regOffset,					unsigned int pciDevNum,					unsigned int busNum);/* Performs full scane on both PCI and returns all detail possible on the   agents which exist on the bus. */void pciScanDevices(PCI_HOST host, PCI_DEVICE *pci0Detect,		    unsigned int numberOfElment);/*	Master`s memory space	*/bool pciMapSpace(PCI_HOST host, PCI_REGION region,		unsigned int remapBase,		unsigned int deviceBase,		unsigned int deviceLength);unsigned int pciGetSpaceBase(PCI_HOST host, PCI_REGION region);unsigned int pciGetSpaceSize(PCI_HOST host, PCI_REGION region);/*	Slave`s memory space   */void pciMapMemoryBank(PCI_HOST host, MEMORY_BANK bank,		      unsigned int pci0Dram0Base, unsigned int pci0Dram0Size);#if 0 /* GARBAGE routines - dont use till they get cleaned up */void pci0ScanSelfBars(PCI_SELF_BARS *pci0SelfBars);void pci1ScanSelfBars(PCI_SELF_BARS *pci1SelfBars);void pci0MapInternalRegSpace(unsigned int pci0InternalBase);void pci1MapInternalRegSpace(unsigned int pci1InternalBase);void pci0MapInternalRegIOSpace(unsigned int pci0InternalBase);void pci1MapInternalRegIOSpace(unsigned int pci1InternalBase);void pci0MapDevice0MemorySpace(unsigned int pci0Dev0Base,			       unsigned int pci0Dev0Length);void pci1MapDevice0MemorySpace(unsigned int pci1Dev0Base,			       unsigned int pci1Dev0Length);void pci0MapDevice1MemorySpace(unsigned int pci0Dev1Base,			       unsigned int pci0Dev1Length);void pci1MapDevice1MemorySpace(unsigned int pci1Dev1Base,			       unsigned int pci1Dev1Length);void pci0MapDevice2MemorySpace(unsigned int pci0Dev2Base,			       unsigned int pci0Dev2Length);void pci1MapDevice2MemorySpace(unsigned int pci1Dev2Base,			       unsigned int pci1Dev2Length);void pci0MapDevice3MemorySpace(unsigned int pci0Dev3Base,			       unsigned int pci0Dev3Length);void pci1MapDevice3MemorySpace(unsigned int pci1Dev3Base,			       unsigned int pci1Dev3Length);void pci0MapBootDeviceMemorySpace(unsigned int pci0DevBootBase,				  unsigned int pci0DevBootLength);void pci1MapBootDeviceMemorySpace(unsigned int pci1DevBootBase,				  unsigned int pci1DevBootLength);void pci0MapP2pMem0Space(unsigned int pci0P2pMem0Base,			 unsigned int pci0P2pMem0Length);void pci1MapP2pMem0Space(unsigned int pci1P2pMem0Base,			 unsigned int pci1P2pMem0Length);void pci0MapP2pMem1Space(unsigned int pci0P2pMem1Base,			 unsigned int pci0P2pMem1Length);void pci1MapP2pMem1Space(unsigned int pci1P2pMem1Base,			 unsigned int pci1P2pMem1Length);void pci0MapP2pIoSpace(unsigned int pci0P2pIoBase,		       unsigned int pci0P2pIoLength);void pci1MapP2pIoSpace(unsigned int pci1P2pIoBase,		       unsigned int pci1P2pIoLength);void pci0MapCPUspace(unsigned int pci0CpuBase, unsigned int pci0CpuLengs);void pci1MapCPUspace(unsigned int pci1CpuBase, unsigned int pci1CpuLengs);#endif/* PCI region options */bool  pciSetRegionFeatures(PCI_HOST host, PCI_ACCESS_REGIONS region,	unsigned int features, unsigned int baseAddress,	unsigned int regionLength);void  pciDisableAccessRegion(PCI_HOST host, PCI_ACCESS_REGIONS region);/* PCI arbiter */bool pciArbiterEnable(PCI_HOST host);bool pciArbiterDisable(PCI_HOST host);bool pciSetArbiterAgentsPriority(PCI_HOST host, PCI_AGENT_PRIO internalAgent,				  PCI_AGENT_PRIO externalAgent0,				  PCI_AGENT_PRIO externalAgent1,				  PCI_AGENT_PRIO externalAgent2,				  PCI_AGENT_PRIO externalAgent3,				  PCI_AGENT_PRIO externalAgent4,				  PCI_AGENT_PRIO externalAgent5);bool pciSetArbiterAgentsPriority(PCI_HOST host, PCI_AGENT_PRIO internalAgent,				  PCI_AGENT_PRIO externalAgent0,				  PCI_AGENT_PRIO externalAgent1,				  PCI_AGENT_PRIO externalAgent2,				  PCI_AGENT_PRIO externalAgent3,				  PCI_AGENT_PRIO externalAgent4,				  PCI_AGENT_PRIO externalAgent5);bool pciParkingDisable(PCI_HOST host, PCI_AGENT_PARK internalAgent,			PCI_AGENT_PARK externalAgent0,			PCI_AGENT_PARK externalAgent1,			PCI_AGENT_PARK externalAgent2,			PCI_AGENT_PARK externalAgent3,			PCI_AGENT_PARK externalAgent4,			PCI_AGENT_PARK externalAgent5);bool pciEnableBrokenAgentDetection(PCI_HOST host, unsigned char brokenValue);bool pciEnableBrokenAgentDetection(PCI_HOST host, unsigned char brokenValue);/* PCI-to-PCI (P2P) */bool pciP2PConfig(PCI_HOST host,		  unsigned int SecondBusLow,unsigned int SecondBusHigh,		  unsigned int busNum,unsigned int devNum);/* PCI Cache-coherency */bool pciSetRegionSnoopMode(PCI_HOST host, PCI_SNOOP_REGION region,			    PCI_SNOOP_TYPE snoopType,			    unsigned int baseAddress,			    unsigned int regionLength);PCI_DEVICE * pciFindDevice(unsigned short ven, unsigned short dev);#endif /* __INCpcih */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久久97三级| 国产真实乱偷精品视频免| 国产精品进线69影院| 久久久蜜桃精品| 久久久久久久久久久黄色| 精品福利av导航| 久久综合九色综合97婷婷 | 91精品一区二区三区久久久久久 | 欧美亚洲一区二区在线观看| 在线一区二区观看| 在线免费观看一区| 欧美三级电影网站| 欧美日韩国产欧美日美国产精品| 欧美日韩国产123区| 91精品免费观看| 日韩精品一区二区三区中文精品| 日韩三级免费观看| 久久精品在线免费观看| 国产精品久久午夜夜伦鲁鲁| 1024成人网色www| 亚洲综合激情网| 日本不卡123| 国产精品一二三| 99国产精品久久久| 欧美亚洲综合网| 日韩写真欧美这视频| 久久精品一区二区三区av| 中文字幕巨乱亚洲| 亚洲精品欧美激情| 日韩精品91亚洲二区在线观看| 九九久久精品视频| caoporn国产精品| 欧美日韩一区二区三区四区| 欧美第一区第二区| 18欧美亚洲精品| 日韩国产精品久久| 成人黄色小视频| 欧美人与z0zoxxxx视频| 精品久久久久久久久久久久久久久久久 | 国产大陆a不卡| 色婷婷精品大在线视频| 欧美久久婷婷综合色| xvideos.蜜桃一区二区| 国产精品天干天干在观线| 亚洲成人综合网站| 国产精品88av| 欧美无乱码久久久免费午夜一区| 欧美精品一区男女天堂| 中文字幕在线播放不卡一区| 日本伊人色综合网| 成人少妇影院yyyy| 91精品婷婷国产综合久久性色| 中文字幕国产一区| 偷窥少妇高潮呻吟av久久免费| 粉嫩av一区二区三区| 欧美日韩精品是欧美日韩精品| 国产日产精品一区| 日本v片在线高清不卡在线观看| av电影在线观看一区| 欧美电视剧在线观看完整版| 亚洲一区在线视频| 国产高清一区日本| 欧美一级在线免费| 亚洲精品乱码久久久久久日本蜜臀| 老色鬼精品视频在线观看播放| 一本到高清视频免费精品| 精品国产91久久久久久久妲己| 亚洲一区二区欧美| www.色精品| 久久噜噜亚洲综合| 蜜桃视频免费观看一区| 欧洲av一区二区嗯嗯嗯啊| 国产午夜久久久久| 美脚の诱脚舐め脚责91| 日本高清无吗v一区| 久久久久国产精品人| 青青草成人在线观看| 日本黄色一区二区| 国产偷v国产偷v亚洲高清 | 国产成人av在线影院| 欧美大肚乱孕交hd孕妇| 午夜激情久久久| 色中色一区二区| 国产精品国产成人国产三级| 国产精品123区| 久久综合色鬼综合色| 免费成人你懂的| 欧美精品亚洲二区| 午夜精品久久久久久| 欧美亚洲国产怡红院影院| 亚洲婷婷在线视频| 不卡欧美aaaaa| 国产精品三级av在线播放| 国产美女精品人人做人人爽| 337p日本欧洲亚洲大胆精品| 麻豆91在线观看| 欧美大片顶级少妇| 久久成人久久爱| 久久综合狠狠综合久久激情| 国内精品伊人久久久久影院对白| 精品动漫一区二区三区在线观看| 麻豆成人免费电影| 欧美不卡123| 国产精品亚洲综合一区在线观看| 国产午夜精品理论片a级大结局| 国产在线看一区| 久久精品免费在线观看| 成人综合婷婷国产精品久久蜜臀 | 午夜久久久久久| 欧美日韩精品一区二区三区| 日韩avvvv在线播放| 日韩一区二区在线观看| 国产一区三区三区| 国产亚洲精品bt天堂精选| 成人性生交大片免费看中文| 亚洲欧洲精品天堂一级 | 国产欧美一区二区精品性| 国产精品一区免费视频| 国产精品久99| 91福利精品视频| 日韩电影在线免费看| 精品精品国产高清一毛片一天堂| 91美女片黄在线| 亚洲精品中文在线| 欧美日韩亚洲综合在线| 麻豆freexxxx性91精品| 欧美激情资源网| 在线国产电影不卡| 美女网站色91| 国产精品高潮呻吟| 欧美日韩精品三区| 国产米奇在线777精品观看| 国产精品成人网| 欧美视频三区在线播放| 精品一区二区av| 亚洲欧洲性图库| 欧美精品一二三四| 国产91露脸合集magnet| 一区二区三区四区精品在线视频| 91麻豆精品国产91久久久久久 | 欧美性色黄大片手机版| 蜜桃av一区二区在线观看| 国产清纯在线一区二区www| 欧美午夜影院一区| 国内外成人在线视频| 一区二区三区高清不卡| 精品伦理精品一区| 色8久久精品久久久久久蜜| 久久精工是国产品牌吗| 亚洲色图都市小说| 精品国产一区二区三区久久久蜜月 | 一本一道综合狠狠老| 蜜臂av日日欢夜夜爽一区| 中文字幕一区视频| 日韩美女天天操| 色94色欧美sute亚洲13| 国产精品中文有码| 亚洲成人黄色影院| 国产精品久久三| 精品日韩欧美在线| 欧美私模裸体表演在线观看| 国内精品久久久久影院薰衣草| 欧洲精品在线观看| 国产精品综合久久| 天天做天天摸天天爽国产一区| 中国av一区二区三区| 欧美一区二区三级| 日本久久精品电影| 国产成人综合亚洲91猫咪| 午夜精品影院在线观看| 亚洲欧美一区二区在线观看| 精品捆绑美女sm三区| 欧美日韩三级一区| 99riav久久精品riav| 国产麻豆一精品一av一免费| 亚洲成av人综合在线观看| ㊣最新国产の精品bt伙计久久| 久久综合99re88久久爱| 欧美日韩1234| 色av一区二区| 99re这里只有精品6| 国产剧情一区在线| 久久99精品久久久久久国产越南 | 日日摸夜夜添夜夜添亚洲女人| 亚洲欧美一区二区视频| 国产日韩av一区| 久久蜜臀中文字幕| 精品国产精品一区二区夜夜嗨| 欧美日韩电影在线播放| 色吊一区二区三区| 91麻豆国产自产在线观看| 成人av电影在线网| 国产成人免费在线观看不卡| 国产在线播放一区| 美女www一区二区| 免费在线欧美视频| 免费av成人在线| 免费的国产精品| 久久精品国产一区二区| 日本va欧美va精品|