亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ccm.c

?? gumstiz u-boot loader in linux
?? C
字號:
/* * (C) Copyright 2001 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <mpc8xx.h>#include <commproc.h>#include <command.h>/* ------------------------------------------------------------------------- */static long int dram_size (long int, long int *, long int);void can_driver_enable (void);void can_driver_disable (void);int fpga_init(void);/* ------------------------------------------------------------------------- */#define	_NOT_USED_	0xFFFFFFFFconst uint sdram_table[] ={	/*	 * Single Read. (Offset 0 in UPMA RAM)	 */	0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,	0x1FF5FC47, /* last */	/*	 * SDRAM Initialization (offset 5 in UPMA RAM)	 *	 * This is no UPM entry point. The following definition uses	 * the remaining space to establish an initialization	 * sequence, which is executed by a RUN command.	 *	 */		    0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */	/*	 * Burst Read. (Offset 8 in UPMA RAM)	 */	0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,	0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Single Write. (Offset 18 in UPMA RAM)	 */	0x1F0DFC04, 0xEEABBC00, 0x01B27C04, 0x1FF5FC47, /* last */	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Burst Write. (Offset 20 in UPMA RAM)	 */	0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,	0xF0AFFC00, 0xE1BAFC04, 0x1FF5FC47, /* last */					    _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Refresh  (Offset 30 in UPMA RAM)	 */	0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,	0xFFFFFC84, 0xFFFFFC07, /* last */				_NOT_USED_, _NOT_USED_,	_NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,	/*	 * Exception. (Offset 3c in UPMA RAM)	 */	0x7FFFFC07, /* last */		    _NOT_USED_, _NOT_USED_, _NOT_USED_,};/* ------------------------------------------------------------------------- *//* * Check Board Identity: * * Always return 1 (no second DRAM bank since based on TQM8xxL module) */int checkboard (void){    unsigned char *s;    unsigned char buf[64];    s = (getenv_r ("serial#", (char *)&buf, sizeof(buf)) > 0) ? buf : NULL;    puts ("Board: Siemens CCM");    if (s) {	    puts (" (");	    for (; *s; ++s) {		if (*s == ' ')		    break;		putc (*s);	    }	    putc (')');    }    putc ('\n');    return (0);}/* ------------------------------------------------------------------------- *//* * If Power-On-Reset switch off the Red and Green LED: At reset, the * data direction registers are cleared and must therefore be restored. */#define RSR_CSRS	0x08000000int power_on_reset(void){    /* Test Reset Status Register */    return ((volatile immap_t *)CFG_IMMR)->im_clkrst.car_rsr & RSR_CSRS ? 0:1;}#define PB_LED_GREEN	0x10000		/* red LED is on PB.15 */#define PB_LED_RED	0x20000		/* red LED is on PB.14 */#define PB_LEDS		(PB_LED_GREEN | PB_LED_RED);static void init_leds (void){    volatile immap_t *immap  = (immap_t *)CFG_IMMR;    immap->im_cpm.cp_pbpar &= ~PB_LEDS;    immap->im_cpm.cp_pbodr &= ~PB_LEDS;    immap->im_cpm.cp_pbdir |=  PB_LEDS;    /* Check stop reset status */    if (power_on_reset()) {	    immap->im_cpm.cp_pbdat &= ~PB_LEDS;    }}/* ------------------------------------------------------------------------- */long int initdram (int board_type){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    long int size8, size9;    long int size = 0;    unsigned long reg;    upmconfig(UPMA, (uint *)sdram_table, sizeof(sdram_table)/sizeof(uint));    /*     * Preliminary prescaler for refresh (depends on number of     * banks): This value is selected for four cycles every 62.4 us     * with two SDRAM banks or four cycles every 31.2 us with one     * bank. It will be adjusted after memory sizing.     */    memctl->memc_mptpr = CFG_MPTPR_2BK_8K;    memctl->memc_mar  = 0x00000088;    /*     * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at     * preliminary addresses - these have to be modified after the     * SDRAM size has been determined.     */    memctl->memc_or2 = CFG_OR2_PRELIM;    memctl->memc_br2 = CFG_BR2_PRELIM;    memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */    udelay(200);    /* perform SDRAM initializsation sequence */    memctl->memc_mcr  = 0x80004105;	/* SDRAM bank 0 */    udelay(1);    memctl->memc_mcr  = 0x80004230;	/* SDRAM bank 0 - execute twice */    udelay(1);    memctl->memc_mamr |= MAMR_PTAE;	/* enable refresh */    udelay (1000);    /*     * Check Bank 0 Memory Size for re-configuration     *     * try 8 column mode     */    size8 = dram_size (CFG_MAMR_8COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);    udelay (1000);    /*     * try 9 column mode     */    size9 = dram_size (CFG_MAMR_9COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);    if (size8 < size9) {		/* leave configuration at 9 columns	*/	size = size9;/*	debug ("SDRAM in 9 column mode: %ld MB\n", size >> 20);	*/    } else {				/* back to 8 columns			*/	size = size8;	memctl->memc_mamr = CFG_MAMR_8COL;	udelay(500);/*	debug ("SDRAM in 8 column mode: %ld MB\n", size >> 20);	*/    }    udelay (1000);    /*     * Adjust refresh rate depending on SDRAM type     * For types > 128 MBit leave it at the current (fast) rate     */    if (size < 0x02000000) {	/* reduce to 15.6 us (62.4 us / quad) */	memctl->memc_mptpr = CFG_MPTPR_2BK_4K;	udelay(1000);    }    /*     * Final mapping     */    memctl->memc_or2 = ((-size) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;    memctl->memc_br2 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;    /* adjust refresh rate depending on SDRAM type, one bank */    reg = memctl->memc_mptpr;    reg >>= 1;	/* reduce to CFG_MPTPR_1BK_8K / _4K */    memctl->memc_mptpr = reg;    can_driver_enable ();    init_leds ();    udelay(10000);    return (size);}/* ------------------------------------------------------------------------- *//* * Warning - both the PUMA load mode and the CAN driver use UPM B, * so make sure only one of both is active. */void can_driver_enable (void){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    /* Initialize MBMR */    memctl->memc_mbmr = MBMR_GPL_B4DIS;	/* GPL_B4 ouput line Disable */    /* Initialize UPMB for CAN: single read */    memctl->memc_mdr = 0xFFFFC004;    memctl->memc_mcr = 0x0100 | UPMB;    memctl->memc_mdr = 0x0FFFD004;    memctl->memc_mcr = 0x0101 | UPMB;    memctl->memc_mdr = 0x0FFFC000;    memctl->memc_mcr = 0x0102 | UPMB;    memctl->memc_mdr = 0x3FFFC004;    memctl->memc_mcr = 0x0103 | UPMB;    memctl->memc_mdr = 0xFFFFDC05;    memctl->memc_mcr = 0x0104 | UPMB;    /* Initialize UPMB for CAN: single write */    memctl->memc_mdr = 0xFFFCC004;    memctl->memc_mcr = 0x0118 | UPMB;    memctl->memc_mdr = 0xCFFCD004;    memctl->memc_mcr = 0x0119 | UPMB;    memctl->memc_mdr = 0x0FFCC000;    memctl->memc_mcr = 0x011A | UPMB;    memctl->memc_mdr = 0x7FFCC004;    memctl->memc_mcr = 0x011B | UPMB;    memctl->memc_mdr = 0xFFFDCC05;    memctl->memc_mcr = 0x011C | UPMB;    /* Initialize OR3 / BR3 for CAN Bus Controller */    memctl->memc_or3 = CFG_OR3_CAN;    memctl->memc_br3 = CFG_BR3_CAN;}void can_driver_disable (void){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    /* Reset OR3 / BR3 to disable  CAN Bus Controller */    memctl->memc_br3 = 0;    memctl->memc_or3 = 0;    memctl->memc_mbmr = 0;}/* ------------------------------------------------------------------------- *//* * Check memory range for valid RAM. A simple memory test determines * the actually available RAM size between addresses `base' and * `base + maxsize'. Some (not all) hardware errors are detected: * - short between address lines * - short between data lines */static long int dram_size (long int mamr_value, long int *base, long int maxsize){    volatile immap_t     *immap  = (immap_t *)CFG_IMMR;    volatile memctl8xx_t *memctl = &immap->im_memctl;    memctl->memc_mamr = mamr_value;    return (get_ram_size(base, maxsize));}/* ------------------------------------------------------------------------- */#define	ETH_CFG_BITS	(CFG_PB_ETH_CFG1 | CFG_PB_ETH_CFG2  | CFG_PB_ETH_CFG3 )#define ETH_ALL_BITS	(ETH_CFG_BITS | CFG_PB_ETH_POWERDOWN)void	reset_phy(void){	immap_t *immr = (immap_t *)CFG_IMMR;	ulong value;	/* Configure all needed port pins for GPIO */#ifdef CFG_ETH_MDDIS_VALUE	immr->im_ioport.iop_padat |=   CFG_PA_ETH_MDDIS;#else	immr->im_ioport.iop_padat &= ~(CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET);	/* Set low */#endif	immr->im_ioport.iop_papar &= ~(CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET);	/* GPIO */	immr->im_ioport.iop_paodr &= ~(CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET);	/* active output */	immr->im_ioport.iop_padir |=   CFG_PA_ETH_MDDIS | CFG_PA_ETH_RESET;	/* output */	immr->im_cpm.cp_pbpar &= ~(ETH_ALL_BITS);	/* GPIO */	immr->im_cpm.cp_pbodr &= ~(ETH_ALL_BITS);	/* active output */	value  = immr->im_cpm.cp_pbdat;	/* Assert Powerdown and Reset signals */	value |=  CFG_PB_ETH_POWERDOWN;	/* PHY configuration includes MDDIS and CFG1 ... CFG3 */#ifdef CFG_ETH_CFG1_VALUE	value |=   CFG_PB_ETH_CFG1;#else	value &= ~(CFG_PB_ETH_CFG1);#endif#ifdef CFG_ETH_CFG2_VALUE	value |=   CFG_PB_ETH_CFG2;#else	value &= ~(CFG_PB_ETH_CFG2);#endif#ifdef CFG_ETH_CFG3_VALUE	value |=   CFG_PB_ETH_CFG3;#else	value &= ~(CFG_PB_ETH_CFG3);#endif	/* Drive output signals to initial state */	immr->im_cpm.cp_pbdat  = value;	immr->im_cpm.cp_pbdir |= ETH_ALL_BITS;	udelay (10000);	/* De-assert Ethernet Powerdown */	immr->im_cpm.cp_pbdat &= ~(CFG_PB_ETH_POWERDOWN); /* Enable PHY power */	udelay (10000);	/* de-assert RESET signal of PHY */	immr->im_ioport.iop_padat |= CFG_PA_ETH_RESET;	udelay (1000);}int misc_init_r (void){	fpga_init();	return (0);}/* ------------------------------------------------------------------------- */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91官网在线观看| 国产成人一区二区精品非洲| 2021久久国产精品不只是精品| 91蜜桃网址入口| 91网页版在线| 日本久久一区二区三区| 色婷婷av一区二区| 欧美日韩精品欧美日韩精品一 | 国产jizzjizz一区二区| 六月丁香婷婷久久| 加勒比av一区二区| 国产综合一区二区| 粉嫩嫩av羞羞动漫久久久| 国产成人鲁色资源国产91色综| 国产福利一区在线| 99热在这里有精品免费| 91免费观看视频| 欧美美女一区二区在线观看| 欧美裸体一区二区三区| 精品美女一区二区| 欧美韩日一区二区三区四区| 中文字幕中文乱码欧美一区二区| 国产精品久久久一本精品| 日韩一区欧美一区| 五月激情六月综合| 国内国产精品久久| 92国产精品观看| 日韩亚洲欧美在线| 中文字幕综合网| 亚洲成人1区2区| 精品系列免费在线观看| 99国产精品国产精品久久| 欧美性一二三区| 久久先锋影音av鲁色资源网| 中文字幕一区二区三区不卡 | 狂野欧美性猛交blacked| 国产伦精品一区二区三区在线观看 | 国产精品欧美一级免费| 亚洲电影在线播放| 国产精品中文欧美| 欧美最新大片在线看| 2欧美一区二区三区在线观看视频 337p粉嫩大胆噜噜噜噜噜91av | 久久久精品综合| 亚洲一区二区av在线| 国产裸体歌舞团一区二区| 91激情在线视频| 国产亚洲成aⅴ人片在线观看| 亚洲综合色婷婷| 国产一区二区三区四区在线观看| 在线欧美小视频| 国产精品网站在线播放| 蜜臀av性久久久久蜜臀aⅴ流畅 | 91精品国产91热久久久做人人| 国产亚洲欧美日韩俺去了| 日韩成人一级大片| 91免费在线视频观看| 2022国产精品视频| 性做久久久久久免费观看欧美| 成人激情文学综合网| 精品国产乱码久久久久久久久| 一区二区三区在线高清| 国产成人精品亚洲日本在线桃色 | 日韩福利视频导航| 色婷婷av一区| 亚洲婷婷综合久久一本伊一区| 极品瑜伽女神91| 日韩欧美国产电影| 婷婷综合五月天| 欧美系列日韩一区| 亚洲精品美腿丝袜| 91在线无精精品入口| 国产精品女主播av| 丁香六月久久综合狠狠色| 欧美一区二区精品久久911| 亚洲成人av在线电影| 欧美午夜精品一区二区蜜桃| 亚洲人成网站在线| 色999日韩国产欧美一区二区| 日韩毛片精品高清免费| 成人免费三级在线| 亚洲欧洲精品一区二区精品久久久| 国产一区二区三区免费播放| 久久亚洲精品小早川怜子| 久久99热这里只有精品| 欧美精品一区二区蜜臀亚洲| 美女视频黄 久久| 久久人人爽人人爽| 不卡一区二区三区四区| 最新国产精品久久精品| 欧美丝袜丝nylons| 亚洲一区二区在线免费看| 欧美日韩综合不卡| 日本亚洲最大的色成网站www| 日韩午夜激情视频| 国产大陆a不卡| 日韩毛片精品高清免费| 欧美日韩成人在线一区| 日韩 欧美一区二区三区| 久久视频一区二区| 成人国产精品免费观看动漫| 亚洲免费观看高清在线观看| 在线观看欧美日本| 久久久久久久久久久99999| 国产日韩亚洲欧美综合| 欧美视频在线一区二区三区| 久久免费视频色| 成人高清免费在线播放| 亚洲一区在线看| 日韩一区二区三区电影| 国产成人在线电影| 亚洲美女区一区| 欧美大片拔萝卜| 丁香另类激情小说| 日韩成人伦理电影在线观看| 精品久久一区二区| 91麻豆产精品久久久久久| 丝袜美腿亚洲综合| 久久毛片高清国产| 在线精品观看国产| 国产精品亚洲一区二区三区妖精| 中文字幕在线播放不卡一区| 欧美日韩亚洲综合| 国产精品1区2区3区在线观看| 亚洲黄色av一区| 精品女同一区二区| 欧美日韩国产综合一区二区 | 精品在线观看视频| 亚洲精品国产精华液| 久久这里只有精品视频网| 99国产精品国产精品毛片| 久久99精品国产麻豆婷婷| 亚洲黄色小说网站| 国产日韩欧美不卡在线| 日韩一区二区免费高清| 色88888久久久久久影院野外| 国产麻豆精品视频| 免费不卡在线观看| 亚洲va国产va欧美va观看| 中文字幕av一区二区三区高| 日韩欧美在线不卡| 欧美日本韩国一区| 91亚洲午夜精品久久久久久| 国产精品99久| 韩日欧美一区二区三区| 日韩福利电影在线观看| 亚洲国产一区二区视频| 综合久久久久久| 国产精品三级av在线播放| 久久精品免费在线观看| 精品国产1区二区| 日韩欧美电影一二三| 欧美一二三区在线观看| 欧美理论片在线| 欧美精品九九99久久| 欧美剧情片在线观看| 欧美三区免费完整视频在线观看| 色丁香久综合在线久综合在线观看| av亚洲精华国产精华精华| 国产精品影音先锋| 国产精品99久久久久| 狠狠色伊人亚洲综合成人| 久久成人免费网| 国产精品中文有码| 国精品**一区二区三区在线蜜桃| 激情五月激情综合网| 国产成人午夜精品5599| 国产精品自拍av| eeuss影院一区二区三区| 91丨九色丨国产丨porny| 91色在线porny| 欧美视频一区二区三区四区| 欧美日韩日日夜夜| 91精品在线一区二区| 91精品国产免费久久综合| 日韩午夜电影在线观看| 久久午夜羞羞影院免费观看| 国产欧美中文在线| 国产精品美女视频| 亚洲精品高清视频在线观看| 亚洲二区在线观看| 精品一区二区三区免费毛片爱| 国产精品一二二区| 91麻豆.com| 欧美成人三级在线| 中文字幕不卡在线| 午夜精品免费在线观看| 久久99精品一区二区三区三区| 国产91富婆露脸刺激对白| 91视频免费播放| 日韩欧美电影一二三| 国产精品成人一区二区艾草| 图片区小说区区亚洲影院| 韩国精品在线观看| 色欧美片视频在线观看在线视频| 欧美一区二区精品久久911| 国产精品国产三级国产aⅴ中文| 日韩专区欧美专区| 成人av在线一区二区| 日韩三级高清在线| 成人免费在线视频观看|