亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xparameters.h

?? Xilinx XC4VSX35為核心的 XtremeDSP Development Kit-IV 開發板的例程
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xparameters.h,v 1.65 2005/01/04 18:12:29 moleres Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xparameters.h** This file contains system parameters for the Xilinx device driver environment.* It is a representation of the system in that it contains the number of each* device in the system as well as the parameters and memory map for each* device.  The user can view this file to obtain a summary of the devices in* their system and the device parameters.** This file may be automatically generated by a design tool such as System* Generator.*******************************************************************************//***************************** Include Files *********************************/#ifndef XPARAMETERS_H    /* prevent circular inclusions */#define XPARAMETERS_H    /* by using protection macros *//* unifying driver changesadded XPAR_INTC_0_ACK_BEFORE, XPAR_INTC_1_ACK_BEFOREchanged XPAR_INTC_MAX_ID to XPAR_INTC_MAX_NUM_INTR_INPUTSdeleted XPAR_INTC_0_MAX_ID, XPAR_INTC_1_MAX_ID*//************************** Constant Definitions *****************************//* * The following constants are for each device. * * An instance must exist for each physical device that exists in the system. * The device IDs in the following constants are unique between all devices to * allow device IDs to be searched in the future. *//***************************************************************************** * * System Level defines. These constants are for devices that do not require * a device driver. Examples of these types of devices include volatile RAM * devices. */#define XPAR_ZBT_NUM_INSTANCES   1#define XPAR_ZBT_0_BASE          0x00000000#define XPAR_ZBT_0_SIZE          0x00100000#define XPAR_SRAM_NUM_INSTANCES  1#define XPAR_SRAM_0_BASE         0x00100000#define XPAR_SRAM_0_SIZE         0x00200000#define XPAR_DDR_NUM_INSTANCES   1#define XPAR_DDR_0_BASE          0xF0000000#define XPAR_DDR_0_SIZE          0x01000000#define XPAR_CORE_CLOCK_FREQ_HZ  12500000#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ  XPAR_CORE_CLOCK_FREQ_HZ/***************************************************************************** * * Interrupt Controller (Intc) defines. * DeviceID starts at 0 */#define XPAR_XINTC_NUM_INSTANCES        2          /* Number of instances */#define XPAR_INTC_MAX_NUM_INTR_INPUTS  31         /* max # inputs of all */#define XPAR_INTC_SINGLE_BASEADDR      0x70800000 /* low level driver base */#define XPAR_INTC_SINGLE_DEVICE_ID     0          /* single instance ID */#define XPAR_INTC_SINGLE_ACK_BEFORE    0xFFFF00FF /* low level driver */#define XPAR_INTC_0_DEVICE_ID          1          /* Device ID for instance */#define XPAR_INTC_0_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_0_BASEADDR           0x70800000 /* Register base address */#define XPAR_INTC_0_UARTLITE_0_VEC_ID  4          /* Interrupt source for vector */#define XPAR_INTC_0_WDTTB_0_VEC_ID     5          /* Interrupt source for vector */#define XPAR_INTC_0_WD_0_VEC_ID        6          /* Interrupt source for vector */#define XPAR_INTC_0_TMRCTR_0_VEC_ID    7          /* Interrupt source for vector */#define XPAR_INTC_0_SPI_0_VEC_ID       11         /* Interrupt source for vector */#define XPAR_INTC_0_IIC_0_VEC_ID       12         /* Interrupt source for vector */#define XPAR_INTC_0_UARTNS550_0_VEC_ID 13         /* Interrupt source for vector */#define XPAR_INTC_0_UARTNS550_1_VEC_ID 14         /* Interrupt source for vector */#define XPAR_INTC_0_EMAC_0_VEC_ID      15         /* Interrupt source for vector */#define XPAR_INTC_1_DEVICE_ID          2          /* Device ID for instance */#define XPAR_INTC_1_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_1_BASEADDR           0x70800020 /* Register base address */#define XPAR_INTC_1_OPB_TO_PLB_ERR_VEC_ID 0       /* Interrupt source for vector */#define XPAR_INTC_1_PLB_TO_OPB_ERR_VEC_ID 1       /* Interrupt source for vector *//***************************************************************************** * * Ethernet 10/100 MAC defines. * DeviceID starts at 10 */#define XPAR_XEMAC_NUM_INSTANCES      1          /* Number of instances */#define XPAR_EMAC_0_DEVICE_ID        10         /* Device ID for instance */#define XPAR_EMAC_0_BASEADDR         0x60000000 /* Device base address */#define XPAR_EMAC_0_DMA_PRESENT      XFALSE     /* Does device have DMA? */#define XPAR_EMAC_0_ERR_COUNT_EXIST  XTRUE      /* Does device have counters? */#define XPAR_EMAC_0_MII_EXIST        XTRUE      /* Does device support MII? *//***************************************************************************** * * NS16550 UART defines. * DeviceID starts at 20 */#define XPAR_XUARTNS550_NUM_INSTANCES 1          /* Number of instances */#define XPAR_UARTNS550_0_DEVICE_ID   20         /* Device ID for instance */#define XPAR_UARTNS550_0_BASEADDR    0xA0010000 /* IPIF base address */#define XPAR_UARTNS550_0_CLOCK_HZ    (66000000L)/* 66 MHz clock */#define XPAR_UARTNS550_1_DEVICE_ID   21         /* Device ID for instance */#define XPAR_UARTNS550_1_BASEADDR    0xA0000000 /* IPIF base address */#define XPAR_UARTNS550_1_CLOCK_HZ    (66000000L)/* 66 MHz clock *//***************************************************************************** * * UartLite defines. * DeviceID starts at 30 */#define XPAR_XUARTLITE_NUM_INSTANCES 1         /* Number of instances */#define XPAR_UARTLITE_0_DEVICE_ID   30         /* Device ID for instance */#define XPAR_UARTLITE_0_BASEADDR    0xA0020000 /* Device base address */#define XPAR_UARTLITE_0_BAUDRATE    19200      /* Baud rate */#define XPAR_UARTLITE_0_USE_PARITY  XFALSE     /* Parity generator enabled */#define XPAR_UARTLITE_0_ODD_PARITY  XFALSE     /* Type of parity generated */#define XPAR_UARTLITE_0_DATA_BITS   8          /* Data bits *//***************************************************************************** * * ATM controller defines. * DeviceID starts at 40 */#define XPAR_XATMC_NUM_INSTANCES     1         /* Number of instances */#define XPAR_ATMC_0_DEVICE_ID       40         /* Device ID for instance */#define XPAR_ATMC_0_BASEADDR        0x70000000 /* Device base address */#define XPAR_ATMC_0_DMA_PRESENT     XFALSE     /* Does device have DMA? *//***************************************************************************** * * Serial Peripheral Interface (SPI) defines. * DeviceID starts at 50 */#define XPAR_XSPI_NUM_INSTANCES      2          /* Number of instances */#define XPAR_SPI_0_DEVICE_ID        50         /* Device ID for instance */#define XPAR_SPI_0_BASEADDR         0x50000000 /* Device base address */#define XPAR_SPI_0_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_0_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_0_NUM_SS_BITS      32         /* Number of slave select bits */#define XPAR_SPI_1_DEVICE_ID        51         /* Device ID for instance */#define XPAR_SPI_1_BASEADDR         0x50000100 /* IPIF base address */#define XPAR_SPI_1_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_1_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_1_NUM_SS_BITS      32         /* Number of slave select bits *//***************************************************************************** * * OPB Arbiter defines. * DeviceID starts at 60 */#define XPAR_XOPBARB_NUM_INSTANCES 1           /* Number of instances */#define XPAR_OPBARB_0_DEVICE_ID    60         /* Device ID for instance */#define XPAR_OPBARB_0_BASEADDR     0x80000000 /* Register base address */#define XPAR_OPBARB_0_NUM_MASTERS  8          /* Number of masters on bus *//***************************************************************************** * * Watchdog timer/timebase (WdtTb) defines. * DeviceID starts at 70 */#define XPAR_XWDTTB_NUM_INSTANCES   1          /* Number of instances */#define XPAR_WDTTB_0_DEVICE_ID      70         /* Device ID for instance */#define XPAR_WDTTB_0_BASEADDR       0x70800040 /* Register base address *//***************************************************************************** * * Timer Counter (TmrCtr) defines. * DeviceID starts at 80 */#define XPAR_XTMRCTR_NUM_INSTANCES  2          /* Number of instances */#define XPAR_TMRCTR_0_DEVICE_ID     80         /* Device ID for instance */#define XPAR_TMRCTR_0_BASEADDR      0x70800100 /* Register base address *//***************************************************************************** * * IIC defines. * DeviceID starts at 90 */#define XPAR_XIIC_NUM_INSTANCES      2          /* Number of instances */#define XPAR_IIC_0_DEVICE_ID        90         /* Device ID for instance */#define XPAR_IIC_0_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_0_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses */#define XPAR_IIC_1_DEVICE_ID        91         /* Device ID for instance */#define XPAR_IIC_1_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_1_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses *//***************************************************************************** * * Flash defines. * DeviceID starts at 100 */#define XPAR_XFLASH_NUM_INSTANCES    1          /* Number of instances */#define XPAR_FLASH_INTEL_SUPPORT               /* Include intel flash support */#define XPAR_FLASH_0_DEVICE_ID      100        /* Device ID for first instance */#define XPAR_FLASH_0_BASEADDR       0xFF000000 /* Base address of parts */#define XPAR_FLASH_0_NUM_PARTS      2          /* Number of parts in array */#define XPAR_FLASH_0_PART_WIDTH     2          /* Width of each part in bytes */#define XPAR_FLASH_0_PART_MODE      2          /* Mode of each part in bytes *//***************************************************************************** * * GPIO defines. * DeviceID starts at 110 */#define XPAR_XGPIO_NUM_INSTANCES    1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线观看不卡一区| 亚洲欧洲综合另类| 亚洲视频精选在线| 蜜臀av一区二区在线观看| 成人午夜在线免费| 日韩免费成人网| 亚洲永久精品国产| 99久久婷婷国产综合精品电影 | 欧美一三区三区四区免费在线看| 精品国产91洋老外米糕| 亚洲精品一二三四区| 国产成人av自拍| 欧美一区二区三区日韩| 亚洲自拍另类综合| 成人av免费在线| 国产亚洲制服色| 久久99精品国产| 日韩你懂的电影在线观看| 午夜影院在线观看欧美| 色噜噜狠狠一区二区三区果冻| 国产亚洲午夜高清国产拍精品 | 这里只有精品99re| 亚洲乱码中文字幕| www.成人网.com| 久久久777精品电影网影网| 日本欧美肥老太交大片| 欧美日韩精品欧美日韩精品一| 136国产福利精品导航| 成人综合婷婷国产精品久久蜜臀| 欧美成人乱码一区二区三区| 人人狠狠综合久久亚洲| 91精品国产综合久久香蕉麻豆| 午夜日韩在线观看| 欧美三级日韩三级| 亚洲自拍偷拍九九九| 欧美色中文字幕| 天堂久久久久va久久久久| 717成人午夜免费福利电影| 五月开心婷婷久久| 欧美一三区三区四区免费在线看 | 亚洲国产精品成人久久综合一区| 久久99精品国产麻豆婷婷洗澡| 日韩三级.com| 韩国欧美国产一区| 国产日产亚洲精品系列| 国产成人午夜电影网| 国产精品欧美极品| 91蜜桃在线免费视频| 亚洲国产一区二区a毛片| 欧美日韩一卡二卡| 美女视频黄 久久| 国产视频一区不卡| 91香蕉视频mp4| 亚洲高清视频的网址| 日韩欧美亚洲一区二区| 国产精品夜夜嗨| 亚洲视频在线一区观看| 欧美日韩五月天| 国内精品国产三级国产a久久| 国产精品伦理在线| 欧美三级三级三级爽爽爽| 久草中文综合在线| 综合久久综合久久| 91精品国产综合久久久久久漫画| 国产乱理伦片在线观看夜一区| 亚洲视频1区2区| 日韩一区二区视频| 97se狠狠狠综合亚洲狠狠| 亚洲国产综合91精品麻豆| 久久亚洲春色中文字幕久久久| 91老司机福利 在线| 蜜臀av一区二区在线免费观看| 亚洲国产激情av| 欧美日韩精品三区| 不卡在线视频中文字幕| 天堂精品中文字幕在线| 日本一二三四高清不卡| 91精品国产综合久久国产大片| 国产一区二区剧情av在线| 一区二区三区欧美| 久久综合色8888| 欧美丝袜第三区| 成人av网在线| 久久 天天综合| 亚洲午夜精品在线| 中文字幕视频一区| 欧美一区二区视频免费观看| 色天天综合色天天久久| 国产成人av一区二区三区在线 | 国产精品三级在线观看| 777午夜精品视频在线播放| 99re这里都是精品| 激情另类小说区图片区视频区| 一区二区三区四区在线播放| 久久久久久久久久看片| 欧美一区二区久久| 欧美亚洲综合另类| 不卡一区二区在线| 国产成人av一区二区三区在线观看| 男男视频亚洲欧美| 日本视频一区二区三区| 一区二区在线免费| 中文字幕一区二区三区在线播放| 久久综合色天天久久综合图片| 337p亚洲精品色噜噜噜| 欧美日本韩国一区二区三区视频 | 欧美一级二级三级蜜桃| 欧美三级视频在线观看| 在线观看视频一区二区| 91麻豆精东视频| 91香蕉视频污| 91麻豆6部合集magnet| 91在线观看一区二区| av一区二区久久| jiyouzz国产精品久久| 成人午夜电影网站| 9i在线看片成人免费| www.在线欧美| 97精品国产露脸对白| 色视频欧美一区二区三区| 91视频com| 欧美性猛片xxxx免费看久爱| 欧美综合欧美视频| 欧美精品aⅴ在线视频| 69久久99精品久久久久婷婷 | 秋霞影院一区二区| 奇米色一区二区| 麻豆精品一区二区三区| 激情都市一区二区| 懂色av一区二区三区免费看| 成a人片亚洲日本久久| 欧美影院午夜播放| 欧美一区二区精品| 国产亚洲综合性久久久影院| 亚洲欧洲无码一区二区三区| 一区二区三区蜜桃网| 首页国产丝袜综合| 久久精品72免费观看| 成人污污视频在线观看| 91福利在线播放| 欧美一级精品大片| 国产精品入口麻豆原神| 一卡二卡三卡日韩欧美| 毛片av中文字幕一区二区| 丁香婷婷综合网| 色综合夜色一区| 久久久久高清精品| 国产精品久久网站| 亚洲成人资源在线| 国产综合一区二区| 91麻豆免费看片| 亚洲精品在线电影| 亚洲欧美福利一区二区| 久久精品国产色蜜蜜麻豆| 懂色av一区二区夜夜嗨| 欧美日韩国产成人在线免费| 国产亚洲欧美一区在线观看| 亚洲一区二区四区蜜桃| 国产高清不卡一区二区| 在线免费一区三区| 国产午夜精品一区二区| 一个色妞综合视频在线观看| 精品无码三级在线观看视频| 在线观看视频一区二区欧美日韩 | 欧美精品在线视频| 欧美国产精品中文字幕| 婷婷国产v国产偷v亚洲高清| 丁香网亚洲国际| 91精品国产91热久久久做人人| 中文字幕一区二区不卡| 美女视频黄 久久| 欧美视频一区二区在线观看| 国产精品网站在线| 麻豆91在线播放免费| 欧美色图在线观看| 日韩一区在线看| 丰满少妇久久久久久久| 精品欧美一区二区三区精品久久| 一区二区三区欧美久久| 成人av在线观| 国产喷白浆一区二区三区| 全国精品久久少妇| 欧美日韩国产精选| 亚洲精品国产无天堂网2021 | 奇米影视在线99精品| 91福利视频网站| 亚洲视频网在线直播| 国产成人99久久亚洲综合精品| 日韩欧美一级特黄在线播放| 天天av天天翘天天综合网| 色成年激情久久综合| 亚洲日本护士毛茸茸| 成人免费高清在线| 国产精品欧美一区二区三区| 国产精品538一区二区在线| 精品粉嫩aⅴ一区二区三区四区| 爽好多水快深点欧美视频| 欧美日韩国产首页| 日韩高清一级片| 日韩限制级电影在线观看|