?? serial.hier_info
字號:
|serial
clk => cnt_delay[18].CLK
clk => cnt_delay[17].CLK
clk => cnt_delay[16].CLK
clk => cnt_delay[15].CLK
clk => cnt_delay[14].CLK
clk => cnt_delay[13].CLK
clk => cnt_delay[12].CLK
clk => cnt_delay[11].CLK
clk => cnt_delay[10].CLK
clk => cnt_delay[9].CLK
clk => cnt_delay[8].CLK
clk => cnt_delay[7].CLK
clk => cnt_delay[6].CLK
clk => cnt_delay[5].CLK
clk => cnt_delay[4].CLK
clk => cnt_delay[3].CLK
clk => cnt_delay[2].CLK
clk => cnt_delay[1].CLK
clk => cnt_delay[0].CLK
clk => start_delaycnt.CLK
clk => key_entry1.CLK
clk => div_reg[15].CLK
clk => div_reg[14].CLK
clk => div_reg[13].CLK
clk => div_reg[12].CLK
clk => div_reg[11].CLK
clk => div_reg[10].CLK
clk => div_reg[9].CLK
clk => div_reg[8].CLK
clk => div_reg[7].CLK
clk => div_reg[6].CLK
clk => div_reg[5].CLK
clk => div_reg[4].CLK
clk => div_reg[3].CLK
clk => div_reg[2].CLK
clk => div_reg[1].CLK
clk => div_reg[0].CLK
clk => clkbaud8x.CLK
clk => cnt_delay[19].CLK
rst => cnt_delay[18].ACLR
rst => cnt_delay[17].ACLR
rst => cnt_delay[16].ACLR
rst => cnt_delay[15].ACLR
rst => cnt_delay[14].ACLR
rst => cnt_delay[13].ACLR
rst => cnt_delay[12].ACLR
rst => cnt_delay[11].ACLR
rst => cnt_delay[10].ACLR
rst => cnt_delay[9].ACLR
rst => cnt_delay[8].ACLR
rst => cnt_delay[7].ACLR
rst => cnt_delay[6].ACLR
rst => cnt_delay[5].ACLR
rst => cnt_delay[4].ACLR
rst => cnt_delay[3].ACLR
rst => cnt_delay[2].ACLR
rst => cnt_delay[1].ACLR
rst => cnt_delay[0].ACLR
rst => start_delaycnt.ACLR
rst => key_entry1.ACLR
rst => div_reg[15].ACLR
rst => div_reg[14].ACLR
rst => div_reg[13].ACLR
rst => div_reg[12].ACLR
rst => div_reg[11].ACLR
rst => div_reg[10].ACLR
rst => div_reg[9].ACLR
rst => div_reg[8].ACLR
rst => div_reg[7].ACLR
rst => div_reg[6].ACLR
rst => div_reg[5].ACLR
rst => div_reg[4].ACLR
rst => div_reg[3].ACLR
rst => div_reg[2].ACLR
rst => div_reg[1].ACLR
rst => div_reg[0].ACLR
rst => clkbaud8x.ACLR
rst => div8_rec_reg[2].ACLR
rst => div8_rec_reg[1].ACLR
rst => div8_rec_reg[0].ACLR
rst => div8_tras_reg[2].ACLR
rst => div8_tras_reg[1].ACLR
rst => div8_tras_reg[0].ACLR
rst => key_entry2.ACLR
rst => state_tras[3].ACLR
rst => txd_reg.PRESET
rst => txd_buf[6].ACLR
rst => txd_buf[5].ACLR
rst => txd_buf[4].ACLR
rst => txd_buf[3].ACLR
rst => txd_buf[2].ACLR
rst => txd_buf[1].ACLR
rst => txd_buf[0].ACLR
rst => trasstart.ACLR
rst => state_tras[2].ACLR
rst => state_tras[1].ACLR
rst => state_tras[0].ACLR
rst => send_state[2].ACLR
rst => send_state[1].ACLR
rst => send_state[0].ACLR
rst => rxd_reg1.ACLR
rst => txd_buf[7].ACLR
rst => rxd_reg2.ACLR
rst => recstart.ACLR
rst => rxd_buf[6].ACLR
rst => rxd_buf[5].ACLR
rst => rxd_buf[4].ACLR
rst => rxd_buf[3].ACLR
rst => rxd_buf[2].ACLR
rst => rxd_buf[1].ACLR
rst => rxd_buf[0].ACLR
rst => state_rec[2].ACLR
rst => state_rec[1].ACLR
rst => state_rec[0].ACLR
rst => rxd_buf[7].ACLR
rst => recstart_tmp.ACLR
rst => state_rec[3].ACLR
rst => cnt_delay[19].ACLR
rxd => rxd_reg1.DATAIN
txd <= txd_reg.DB_MAX_OUTPUT_PORT_TYPE
en[0] <= <GND>
en[1] <= <GND>
en[2] <= <GND>
en[3] <= <GND>
en[4] <= <GND>
en[5] <= <GND>
en[6] <= <GND>
en[7] <= <VCC>
seg_data[0] <= <GND>
seg_data[1] <= reduce_or~7.DB_MAX_OUTPUT_PORT_TYPE
seg_data[2] <= reduce_or~6.DB_MAX_OUTPUT_PORT_TYPE
seg_data[3] <= reduce_or~5.DB_MAX_OUTPUT_PORT_TYPE
seg_data[4] <= reduce_or~4.DB_MAX_OUTPUT_PORT_TYPE
seg_data[5] <= reduce_or~3.DB_MAX_OUTPUT_PORT_TYPE
seg_data[6] <= reduce_or~2.DB_MAX_OUTPUT_PORT_TYPE
seg_data[7] <= reduce_or~1.DB_MAX_OUTPUT_PORT_TYPE
key_input => key_entry1~0.OUTPUTSELECT
key_input => process0~0.IN0
lowbit <= <GND>
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -