亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? DSP2812實現12864LCD的驅動程序。12864自帶字庫。包括了對LCD的狀態
?? H
?? 第 1 頁 / 共 3 頁
字號:
// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品日产第一区二区三区高清版| 亚洲va欧美va天堂v国产综合| 日韩av电影天堂| 欧美三区在线视频| 亚洲国产视频一区二区| 欧美三级一区二区| 国产露脸91国语对白| 国产精品视频看| av亚洲精华国产精华精华| 中文字幕一区二区三区精华液 | 精品视频一区 二区 三区| 理论电影国产精品| 国产网站一区二区| 91精品国产欧美一区二区成人| 欧美bbbbb| 久久久精品国产免费观看同学| 成人av网站在线观看免费| 一区二区三区欧美| 欧美一区二区私人影院日本| 91原创在线视频| 三级不卡在线观看| 国产亚洲精品精华液| 欧美日韩国产另类一区| 国产在线一区二区| 一区二区三区中文字幕电影| 国产日本欧美一区二区| 91精品1区2区| 国产真实乱对白精彩久久| 首页国产丝袜综合| 亚洲一区二区三区在线| 2019国产精品| 91高清在线观看| 99久久精品国产导航| 蜜臀va亚洲va欧美va天堂| 中文字幕欧美区| 欧美精品777| 成人性色生活片免费看爆迷你毛片| 亚洲综合视频在线| 亚洲欧美国产高清| 久久亚洲私人国产精品va媚药| 欧美顶级少妇做爰| 4438成人网| 一本久道久久综合中文字幕| 国模一区二区三区白浆| 麻豆国产91在线播放| 美国av一区二区| 久久精品国产亚洲5555| 麻豆精品视频在线观看视频| 麻豆视频观看网址久久| 精品一区二区av| 午夜亚洲国产au精品一区二区| 欧美国产日韩精品免费观看| 欧美激情一区三区| 国产精品久久久久9999吃药| www国产成人| 久久尤物电影视频在线观看| 久久久另类综合| 亚洲国产精品精华液ab| 国产精品久久久久久久第一福利 | 欧美一区二区美女| 欧美一区二区三区啪啪| 日韩欧美国产高清| 欧美日韩一区二区三区在线看| 欧美写真视频网站| 91成人免费网站| 欧美精品在线观看播放| 欧美tickling挠脚心丨vk| 欧美日韩午夜在线| 欧美一区二区三区视频在线| 久久精品一区二区三区不卡牛牛| 国产精品嫩草影院com| 亚洲综合在线视频| 琪琪一区二区三区| 国产大片一区二区| 国产精品一区二区免费不卡| 成人黄色av电影| 色av一区二区| 日韩你懂的在线播放| 国产精品伦一区二区三级视频| 亚洲精品五月天| 亚洲精品乱码久久久久久| 日日夜夜免费精品视频| 国产成人在线影院 | 欧美精品第1页| 亚洲精品一区二区三区福利| 日韩精品一区二区三区中文不卡| 国产亚洲成av人在线观看导航 | 日韩精品每日更新| 粉嫩嫩av羞羞动漫久久久| 国产米奇在线777精品观看| 精品一区二区三区av| 色综合天天综合色综合av| 色综合久久久久久久久| 欧美另类一区二区三区| 国产精品乱码久久久久久| 亚洲成人www| 成人污污视频在线观看| 日韩一级片网址| 久久精品网站免费观看| 亚洲成国产人片在线观看| 国产成人免费视频网站高清观看视频| 欧美亚洲精品一区| 国产精品久久影院| 精品一区二区三区影院在线午夜| 色综合婷婷久久| 国产色综合久久| 蜜臀久久久99精品久久久久久| 91亚洲永久精品| 久久综合色综合88| 日本色综合中文字幕| 在线日韩国产精品| 91精品综合久久久久久| 亚洲欧美日韩国产另类专区| 韩国一区二区视频| 欧美人牲a欧美精品| 亚洲三级小视频| 日韩精品三区四区| 色就色 综合激情| 中文字幕精品三区| 国产在线精品一区二区| 91精品免费观看| 亚洲二区在线视频| 色综合天天综合网国产成人综合天| 久久久久久久久久久久久久久99| 天堂午夜影视日韩欧美一区二区| 91猫先生在线| 国产精品传媒入口麻豆| 国产精品一卡二卡在线观看| 日韩免费观看高清完整版 | 中文字幕av资源一区| 激情五月激情综合网| 日韩一区二区三区精品视频| 天天综合天天综合色| 欧美视频在线播放| 亚洲综合色噜噜狠狠| 在线观看日韩av先锋影音电影院| 亚洲男女一区二区三区| 91在线观看地址| 日韩毛片高清在线播放| 9色porny自拍视频一区二区| 久久精品视频免费| 成人永久看片免费视频天堂| 中文字幕av一区二区三区免费看| 国产福利一区在线| 中文字幕av一区二区三区| 成人小视频在线观看| 国产精品福利一区二区三区| www.亚洲人| 亚洲美女电影在线| 在线观看日韩av先锋影音电影院| 亚洲午夜久久久久中文字幕久| 欧美无人高清视频在线观看| 午夜精品123| 日韩亚洲欧美在线| 国产一区二区电影| 国产精品久久久久久久浪潮网站| 91视频一区二区三区| 亚洲国产毛片aaaaa无费看| 9191精品国产综合久久久久久| 日产欧产美韩系列久久99| 精品99999| 成人av影院在线| 一区二区在线电影| 欧美一区二区三区男人的天堂| 精品一区二区三区久久| 国产精品国产三级国产普通话99| 91小视频在线免费看| 丝袜国产日韩另类美女| 精品精品欲导航| 9i看片成人免费高清| 亚洲风情在线资源站| 精品动漫一区二区三区在线观看| 成人午夜私人影院| 亚洲图片欧美视频| 精品国产乱码久久久久久夜甘婷婷| 国产99久久久久| 亚洲国产精品综合小说图片区| 欧美一区二区成人| 成人高清伦理免费影院在线观看| 亚洲色图色小说| 日韩一区二区在线看| 成人午夜精品在线| 天堂精品中文字幕在线| 国产日韩影视精品| 欧美自拍偷拍一区| 国产麻豆午夜三级精品| 亚洲制服丝袜一区| 久久久影视传媒| 欧美三级视频在线| 国产成人午夜高潮毛片| 亚洲一区免费视频| 国产欧美一区二区精品久导航 | 欧美亚州韩日在线看免费版国语版| 免费国产亚洲视频| 亚洲你懂的在线视频| 精品国产三级a在线观看| 91电影在线观看| 国产成人丝袜美腿| 欧美aaaaa成人免费观看视频| 日韩一区欧美一区|