亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? DSP2812實(shí)現(xiàn)12864LCD的驅(qū)動程序。12864自帶字庫。包括了對LCD的狀態(tài)
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人午夜电影网| 亚洲一区av在线| 成人性视频网站| 国产欧美日本一区视频| 岛国av在线一区| 一区二区三区在线视频观看| 欧日韩精品视频| 久久精品国产一区二区| 久久久国产一区二区三区四区小说| 国产一区二区三区观看| 国产精品久久99| 91久久精品网| 蜜桃传媒麻豆第一区在线观看| 久久这里只有精品6| 成人夜色视频网站在线观看| 亚洲人成网站色在线观看| 欧美在线你懂的| 韩国成人精品a∨在线观看| 国产精品青草综合久久久久99| 色综合久久综合网欧美综合网| 日韩专区一卡二卡| 久久精品人人做人人综合| 色噜噜狠狠成人网p站| 蜜乳av一区二区三区| 国产日韩欧美a| 欧美日韩一本到| 国产精品主播直播| 亚洲自拍偷拍图区| 精品国产成人系列| 色婷婷av一区二区三区大白胸 | 国产喂奶挤奶一区二区三区| 99久久国产综合精品麻豆| 亚洲一区在线视频| 精品国产伦一区二区三区观看体验| 成人免费的视频| 性做久久久久久免费观看| 国产亚洲欧美在线| 欧美视频自拍偷拍| 成人一级片在线观看| 日韩福利电影在线观看| 久久97超碰国产精品超碰| 国产精品国产馆在线真实露脸| 制服丝袜日韩国产| av亚洲精华国产精华精| 卡一卡二国产精品| 亚洲午夜久久久久久久久久久 | 国产iv一区二区三区| 亚洲123区在线观看| 国产精品久久久久精k8| 精品国产一区二区三区av性色| 色94色欧美sute亚洲13| 国产成人综合在线| 精品一区二区免费看| 亚洲国产视频一区| 亚洲欧美偷拍另类a∨色屁股| 久久久欧美精品sm网站| 欧美一区三区四区| 欧美三级日韩三级| 一本大道综合伊人精品热热| 国产二区国产一区在线观看| 免费成人av资源网| 日本欧美一区二区三区乱码| 一区二区三区免费看视频| 国产精品久线在线观看| 欧美成人乱码一区二区三区| 亚洲青青青在线视频| 国产日韩欧美精品电影三级在线| 日韩午夜电影在线观看| 欧美一区二区大片| 欧美精品色一区二区三区| 精品视频999| 色狠狠av一区二区三区| 色哟哟亚洲精品| 91一区二区在线| 91免费视频网| 91理论电影在线观看| 91免费视频大全| 91九色最新地址| 欧美日韩在线精品一区二区三区激情 | 奇米精品一区二区三区在线观看 | 亚洲色图一区二区| 国产精品传媒在线| 亚洲欧洲成人精品av97| 中文字幕免费在线观看视频一区| 日本一区二区成人| 国产精品国产自产拍高清av| 国产精品不卡在线| 亚洲三级视频在线观看| 一区二区三区在线看| 亚洲国产美女搞黄色| 亚洲成人www| 男人的j进女人的j一区| 狠狠色丁香久久婷婷综合丁香| 国产在线视频不卡二| 丰满白嫩尤物一区二区| 99久久精品国产精品久久| 91久久人澡人人添人人爽欧美| 精品视频123区在线观看| 91精品国产aⅴ一区二区| 精品国产一二三| 国产精品久久久久影院| 亚洲黄色小视频| 青娱乐精品在线视频| 国产激情一区二区三区四区| 99久久综合狠狠综合久久| 欧美自拍丝袜亚洲| 欧美成va人片在线观看| 欧美国产欧美综合| 亚洲永久免费视频| 久久国产夜色精品鲁鲁99| av成人免费在线| 欧美午夜片在线观看| 精品国产乱码久久久久久蜜臀| 欧美国产欧美综合| 视频一区二区国产| 国产精品18久久久久久久久久久久| 91香蕉视频mp4| 欧美一级夜夜爽| 综合久久久久综合| 欧美亚洲另类激情小说| 久久婷婷久久一区二区三区| 亚洲视频每日更新| 国模套图日韩精品一区二区| 色综合婷婷久久| 精品久久国产字幕高潮| 亚洲精品ww久久久久久p站| 久久国产精品免费| 在线观看91精品国产入口| 久久综合色之久久综合| 亚洲国产精品一区二区尤物区| 激情久久久久久久久久久久久久久久| 97超碰欧美中文字幕| 久久综合久久综合久久| 亚洲高清久久久| 不卡欧美aaaaa| 精品久久久久久久久久久久包黑料| 一区二区成人在线| 成人深夜在线观看| 欧美电影免费观看高清完整版在线| 亚洲人123区| 国产91对白在线观看九色| 欧美一区二区三区四区视频| 樱花影视一区二区| 成人性色生活片免费看爆迷你毛片| 日韩一区和二区| 亚洲v中文字幕| 色狠狠桃花综合| 一区在线观看视频| 成人黄色软件下载| 国产日韩v精品一区二区| 麻豆精品国产传媒mv男同| 欧美私模裸体表演在线观看| 亚洲天堂中文字幕| 精品国偷自产国产一区| 五月激情六月综合| 在线免费观看视频一区| 日韩一区日韩二区| 不卡av在线免费观看| 久久精品欧美一区二区三区麻豆 | 久久国产婷婷国产香蕉| 51久久夜色精品国产麻豆| 亚洲国产精品欧美一二99| 色国产精品一区在线观看| 综合欧美亚洲日本| 91亚洲精品久久久蜜桃网站| 国产精品伦理在线| 暴力调教一区二区三区| 国产精品久久久久久户外露出 | 国产色一区二区| 国内精品久久久久影院薰衣草 | 国产成人精品免费| 久久精品视频一区二区三区| 国产精品一区二区免费不卡| 久久午夜羞羞影院免费观看| 精品一二三四区| 国产日韩精品一区二区三区| 国产精品1区2区| 国产精品的网站| 日本韩国欧美一区二区三区| 亚洲一区二区av在线| 欧美精品亚洲一区二区在线播放| 日本视频一区二区三区| 精品理论电影在线观看| 国产激情一区二区三区四区| 国产精品久久久久久久久免费樱桃 | 日韩1区2区3区| 精品国产一区二区三区av性色| 国产精品影视在线观看| 国产精品久久久久一区二区三区 | 伊人婷婷欧美激情| 制服丝袜日韩国产| 国产乱国产乱300精品| 最新日韩在线视频| 欧美高清视频在线高清观看mv色露露十八 | 国产亚洲一区二区三区在线观看| 懂色中文一区二区在线播放| 亚洲人成亚洲人成在线观看图片 | 亚洲欧美色图小说| 7777精品伊人久久久大香线蕉的| 激情综合网最新|