亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? csl_edmahal.h

?? 基于TI公司6416DSP的UART串口讀寫程序
?? H
?? 第 1 頁 / 共 5 頁
字號:
/*****************************************************************************\*           Copyright (C) 1999-2000 Texas Instruments Incorporated.*                           All Rights Reserved*------------------------------------------------------------------------------* FILENAME...... csl_edmahal.h* DATE CREATED.. 12 Jun 1999* LAST MODIFIED. 17 Jun 2003  6712C*                28 May 2003  6711C*                22 Feb 2002  DM642*------------------------------------------------------------------------------* REGISTERS/PARAMETERS** OPT    - options parameter* SRC    - source address parameter* CNT    - transfer count parameter* DST    - destination address parameter* IDX    - index parameter* RLD    - count reload + link parameter* QOPT   - QDMA options register* QSRC   - QDMA source address register* QCNT   - QDMA transfer count register* QDST   - QDMA destination address register* QIDX   - QDMA index register* QSOPT  - QDMA options pseudo register* QSSRC  - QDMA source address pseudo register* QSCNT  - QDMA transfer count pseudo register* QSDST  - QDMA destination address pseudo register* QSIDX  - QDMA index pseudo register* PQSR   - priority queue status register* PQAR0  - priority queue allocation register 0* PQAR1  - priority queue allocation register 1* PQAR2  - priority queue allocation register 2* PQAR3  - priority queue allocation register 3* CIPR   - channel interrupt pending register* CIPRL  - channel interrupt pending register, low half (1)* CIPRH  - channel interrupt pending register, high half (1)* CIER   - channel interrupt enable register* CIERL  - channel interrupt enable register, low half (1)* CIERH  - channel interrupt enable register, high half (1)* CCER   - channel chain enable register* CCERL  - channel chain enable register, low half (1)* CCERH  - channel chain enable register, high half (1)* ER     - event register* ERL    - event register, low half (1)* ERH    - event register, high half (1)* EER    - event enable register* EERL   - event enable register, low half (1)* EERH   - event enable register, high half (1)* EPRL   - event polarity register, low half (1)* EPRH   - event polarity register, high half (1)* ECR    - event clear register* ECRL   - event clear register, low half (1)* ECRH   - event clear register, high half (1)* ESR    - event set register* ESRL   - event set register, low half (1)* ESRH   - event set register, high half (1)*** CHIP_6713, CHIP_DA610, CHIP_6711C and CHIP_6712C* ESEL0  - event selection register 0 (2)* ESEL1  - event selection register 1 (2)* ESEL2  - event selection register 2 (2) (3)* ESEL3  - event selection register 3 (2)** (1) - only supported on C64x devices* (2) - only supported on C6713, DA610, 6711C and 6712C* (3) - the whole register is reserved\******************************************************************************/#ifndef _CSL_EDMAHAL_H#define _CSL_EDMAHAL_H_#include <csl_stdinc.h>#include <csl_chip.h>#if (EDMA_SUPPORT)/******************************************************************************\* MISC section\******************************************************************************/#if (CHIP_6414 | CHIP_6415 | CHIP_6416 | CHIP_6411 )  #define _EDMA_CHA_CNT         64  #define _EDMA_BASE_PRAM       0x01A00000u  #define _EDMA_PRAM_START      _EDMA_BASE_PRAM  #define _EDMA_PRAM_SIZE       0x00000800u  #define _EDMA_PRAM_ERASE       0x00000600u#endif#if (CHIP_DM642 | CHIP_6412 || CHIP_6410 || CHIP_6413 || CHIP_6418)  #define _EDMA_CHA_CNT         64  #define _EDMA_BASE_PRAM       0x01A00000u  #define _EDMA_PRAM_START      _EDMA_BASE_PRAM  #define _EDMA_PRAM_SIZE       0x00001400u  #define _EDMA_PRAM_ERASE      0x00000600u#endif#if (CHIP_6211 | CHIP_6711 | CHIP_6712 | CHIP_6713 | CHIP_DA610 | CHIP_6711C | CHIP_6712C)  #define _EDMA_CHA_CNT         16  #define _EDMA_BASE_PRAM       0x01A00000u  #define _EDMA_PRAM_START      _EDMA_BASE_PRAM  #define _EDMA_PRAM_SIZE       0x00000800u  #define _EDMA_PRAM_ERASE      0x00000180u#endif  #define _EDMA_ENTRY_SIZE      0x00000018u  #define _EDMA_NULL_PARAM      (_EDMA_PRAM_START+_EDMA_ENTRY_SIZE*_EDMA_CHA_CNT)  #define _EDMA_RSVD_PARAM      (_EDMA_NULL_PARAM+_EDMA_ENTRY_SIZE)  #define _EDMA_LINK_START      (_EDMA_RSVD_PARAM+_EDMA_ENTRY_SIZE)  #define _EDMA_LINK_CNT        ((_EDMA_PRAM_SIZE/_EDMA_ENTRY_SIZE)-(_EDMA_CHA_CNT+2))  #define _EDMA_SCRATCH_START   (_EDMA_LINK_START+_EDMA_LINK_CNT*_EDMA_ENTRY_SIZE)  #define _EDMA_SCRATCH_SIZE    (_EDMA_PRAM_START+_EDMA_PRAM_SIZE-_EDMA_SCRATCH_START)/******************************************************************************\* module level register/field access macros\******************************************************************************/  /* ----------------- */  /* FIELD MAKE MACROS */  /* ----------------- */  #define EDMA_FMK(REG,FIELD,x)\    _PER_FMK(EDMA,##REG,##FIELD,x)  #define EDMA_FMKS(REG,FIELD,SYM)\    _PER_FMKS(EDMA,##REG,##FIELD,##SYM)  /* -------------------------------- */  /* RAW REGISTER/FIELD ACCESS MACROS */  /* -------------------------------- */  #define EDMA_REG(REG)  (*(volatile Uint32*)(_EDMA_##REG##_ADDR))  #define EDMA_ADDR(REG)\    _EDMA_##REG##_ADDR  #define EDMA_RGET(REG)\    _PER_RGET(_EDMA_##REG##_ADDR,EDMA,##REG)  #define EDMA_RSET(REG,x)\    _PER_RSET(_EDMA_##REG##_ADDR,EDMA,##REG,x)  #define EDMA_FGET(REG,FIELD)\    _EDMA_##REG##_FGET(##FIELD)  #define EDMA_FSET(REG,FIELD,x)\    _EDMA_##REG##_FSET(##FIELD,##x)  #define EDMA_FSETS(REG,FIELD,SYM)\    _EDMA_##REG##_FSETS(##FIELD,##SYM)  /* ------------------------------------------ */  /* ADDRESS BASED REGISTER/FIELD ACCESS MACROS */  /* ------------------------------------------ */  #define EDMA_RGETA(addr,REG)\    _PER_RGET(addr,EDMA,##REG)  #define EDMA_RSETA(addr,REG,x)\    _PER_RSET(addr,EDMA,##REG,x)  #define EDMA_FGETA(addr,REG,FIELD)\    _PER_FGET(addr,EDMA,##REG,##FIELD)  #define EDMA_FSETA(addr,REG,FIELD,x)\    _PER_FSET(addr,EDMA,##REG,##FIELD,x)  #define EDMA_FSETSA(addr,REG,FIELD,SYM)\    _PER_FSETS(addr,EDMA,##REG,##FIELD,##SYM)  /* ----------------------------------------- */  /* HANDLE BASED REGISTER/FIELD ACCESS MACROS */  /* ----------------------------------------- */  #define EDMA_ADDRH(h,REG)\    ((((Uint32)(h))&0x0000FFFF)+_EDMA_PRAM_START+(_EDMA_##REG##_OFFSET<<2))  #define EDMA_RGETH(h,REG)\    EDMA_RGETA(EDMA_ADDRH(h,##REG),##REG)  #define EDMA_RSETH(h,REG,x)\    EDMA_RSETA(EDMA_ADDRH(h,##REG),##REG,x)  #define EDMA_FGETH(h,REG,FIELD)\    EDMA_FGETA(EDMA_ADDRH(h,##REG),##REG,##FIELD)  #define EDMA_FSETH(h,REG,FIELD,x)\    EDMA_FSETA(EDMA_ADDRH(h,##REG),##REG,##FIELD,x)  #define EDMA_FSETSH(h,REG,FIELD,SYM)\    EDMA_FSETSA(EDMA_ADDRH(h,##REG),##REG,##FIELD,##SYM)/******************************************************************************\* _____________________* |                   |* |  O P T            |* |  Q O P T          |* |  Q S O P T        |* |___________________|** OPT    - options parameter* QOPT   - QDMA options register* QSOPT  - QDMA options pseudo register** FIELDS (msb -> lsb)* (rw) PRI* (rw) ESIZE* (rw) 2DS* (rw) SUM* (rw) 2DD* (rw) DUM* (rw) TCINT* (rw) TCC* (rw) TCCM (1)* (rw) ATCINT (1)* (rw) ATCC (1)* (rw) PDTS (1)* (rw) PDTD (1)* (rw) LINK* (rw) FS** (1) - only supported on C64x devices*\******************************************************************************/  #define _EDMA_OPT_OFFSET             0  #define _EDMA_QOPT_OFFSET            0  #define _EDMA_QSOPT_OFFSET           8  #define _EDMA_QOPT_ADDR              0x02000000u  #define _EDMA_QSOPT_ADDR             0x02000020u  #define  EDMA_QOPT                   EDMA_REG(QOPT)  #define  EDMA_QSOPT                  EDMA_REG(QSOPT)  #define _EDMA_OPT_PRI_MASK           0xE0000000u  #define _EDMA_OPT_PRI_SHIFT          0x0000001Du  #define  EDMA_OPT_PRI_DEFAULT        0x00000000u  #define  EDMA_OPT_PRI_OF(x)          _VALUEOF(x)  #if (C64_SUPPORT)    #define  EDMA_OPT_PRI_URGENT       0x00000000u    #define  EDMA_OPT_PRI_HIGH         0x00000001u    #define  EDMA_OPT_PRI_MEDIUM       0x00000002u    #define  EDMA_OPT_PRI_LOW          0x00000003u  #else    #define  EDMA_OPT_PRI_HIGH         0x00000001u    #define  EDMA_OPT_PRI_LOW          0x00000002u  #endif  #define _EDMA_OPT_ESIZE_MASK         0x18000000u  #define _EDMA_OPT_ESIZE_SHIFT        0x0000001Bu  #define  EDMA_OPT_ESIZE_DEFAULT      0x00000000u  #define  EDMA_OPT_ESIZE_OF(x)        _VALUEOF(x)  #define  EDMA_OPT_ESIZE_32BIT        0x00000000u  #define  EDMA_OPT_ESIZE_16BIT        0x00000001u  #define  EDMA_OPT_ESIZE_8BIT         0x00000002u  #define _EDMA_OPT_2DS_MASK           0x04000000u  #define _EDMA_OPT_2DS_SHIFT          0x0000001Au  #define  EDMA_OPT_2DS_DEFAULT        0x00000000u  #define  EDMA_OPT_2DS_OF(x)          _VALUEOF(x)  #define  EDMA_OPT_2DS_NO             0x00000000u  #define  EDMA_OPT_2DS_YES            0x00000001u  #define _EDMA_OPT_SUM_MASK           0x03000000u  #define _EDMA_OPT_SUM_SHIFT          0x00000018u  #define  EDMA_OPT_SUM_DEFAULT        0x00000000u  #define  EDMA_OPT_SUM_OF(x)          _VALUEOF(x)  #define  EDMA_OPT_SUM_NONE           0x00000000u  #define  EDMA_OPT_SUM_INC            0x00000001u  #define  EDMA_OPT_SUM_DEC            0x00000002u  #define  EDMA_OPT_SUM_IDX            0x00000003u  #define _EDMA_OPT_2DD_MASK           0x00800000u  #define _EDMA_OPT_2DD_SHIFT          0x00000017u  #define  EDMA_OPT_2DD_DEFAULT        0x00000000u  #define  EDMA_OPT_2DD_OF(x)          _VALUEOF(x)  #define  EDMA_OPT_2DD_NO             0x00000000u  #define  EDMA_OPT_2DD_YES            0x00000001u  #define _EDMA_OPT_DUM_MASK           0x00600000u  #define _EDMA_OPT_DUM_SHIFT          0x00000015u  #define  EDMA_OPT_DUM_DEFAULT        0x00000000u  #define  EDMA_OPT_DUM_OF(x)          _VALUEOF(x)  #define  EDMA_OPT_DUM_NONE           0x00000000u  #define  EDMA_OPT_DUM_INC            0x00000001u  #define  EDMA_OPT_DUM_DEC            0x00000002u  #define  EDMA_OPT_DUM_IDX            0x00000003u  #define _EDMA_OPT_TCINT_MASK         0x00100000u  #define _EDMA_OPT_TCINT_SHIFT        0x00000014u  #define  EDMA_OPT_TCINT_DEFAULT      0x00000000u  #define  EDMA_OPT_TCINT_OF(x)        _VALUEOF(x)  #define  EDMA_OPT_TCINT_NO           0x00000000u  #define  EDMA_OPT_TCINT_YES          0x00000001u  #define _EDMA_OPT_TCC_MASK           0x000F0000u  #define _EDMA_OPT_TCC_SHIFT          0x00000010u  #define  EDMA_OPT_TCC_DEFAULT        0x00000000u  #define  EDMA_OPT_TCC_OF(x)          _VALUEOF(x)#if (C64_SUPPORT)  #define _EDMA_OPT_TCCM_MASK          0x00006000u  #define _EDMA_OPT_TCCM_SHIFT         0x0000000Du  #define  EDMA_OPT_TCCM_DEFAULT       0x00000000u  #define  EDMA_OPT_TCCM_OF(x)         _VALUEOF(x)  #define _EDMA_OPT_ATCINT_MASK        0x00001000u  #define _EDMA_OPT_ATCINT_SHIFT       0x0000000Cu  #define  EDMA_OPT_ATCINT_DEFAULT     0x00000000u  #define  EDMA_OPT_ATCINT_OF(x)       _VALUEOF(x)  #define  EDMA_OPT_ATCINT_NO          0x00000000u  #define  EDMA_OPT_ATCINT_YES         0x00000001u  #define _EDMA_OPT_ATCC_MASK          0x000007E0u  #define _EDMA_OPT_ATCC_SHIFT         0x00000005u  #define  EDMA_OPT_ATCC_DEFAULT       0x00000000u  #define  EDMA_OPT_ATCC_OF(x)         _VALUEOF(x)  #define _EDMA_OPT_PDTS_MASK          0x00000008u  #define _EDMA_OPT_PDTS_SHIFT         0x00000003u  #define  EDMA_OPT_PDTS_DEFAULT       0x00000000u  #define  EDMA_OPT_PDTS_OF(x)         _VALUEOF(x)  #define  EDMA_OPT_PDTS_DISABLE       0x00000000u  #define  EDMA_OPT_PDTS_ENABLE        0x00000001u  #define _EDMA_OPT_PDTD_MASK          0x00000004u  #define _EDMA_OPT_PDTD_SHIFT         0x00000002u  #define  EDMA_OPT_PDTD_DEFAULT       0x00000000u  #define  EDMA_OPT_PDTD_OF(x)         _VALUEOF(x)  #define  EDMA_OPT_PDTD_DISABLE       0x00000000u  #define  EDMA_OPT_PDTD_ENABLE        0x00000001u#endif  #define _EDMA_OPT_LINK_MASK          0x00000002u  #define _EDMA_OPT_LINK_SHIFT         0x00000001u  #define  EDMA_OPT_LINK_DEFAULT       0x00000000u  #define  EDMA_OPT_LINK_OF(x)         _VALUEOF(x)  #define  EDMA_OPT_LINK_NA            0x00000000u  #define  EDMA_OPT_LINK_NO            0x00000000u  #define  EDMA_OPT_LINK_YES           0x00000001u  #define _EDMA_OPT_FS_MASK            0x00000001u  #define _EDMA_OPT_FS_SHIFT           0x00000000u  #define  EDMA_OPT_FS_DEFAULT         0x00000000u  #define  EDMA_OPT_FS_OF(x)           _VALUEOF(x)  #define  EDMA_OPT_FS_NO              0x00000000u  #define  EDMA_OPT_FS_YES             0x00000001u  #define  EDMA_OPT_OF(x)              _VALUEOF(x)#if (C64_SUPPORT)  #define EDMA_OPT_DEFAULT (Uint32)(\     _PER_FDEFAULT(EDMA,OPT,PRI)\    |_PER_FDEFAULT(EDMA,OPT,ESIZE)\    |_PER_FDEFAULT(EDMA,OPT,2DS)\    |_PER_FDEFAULT(EDMA,OPT,SUM)\    |_PER_FDEFAULT(EDMA,OPT,2DD)\    |_PER_FDEFAULT(EDMA,OPT,DUM)\    |_PER_FDEFAULT(EDMA,OPT,TCINT)\    |_PER_FDEFAULT(EDMA,OPT,TCC)\    |_PER_FDEFAULT(EDMA,OPT,TCCM)\    |_PER_FDEFAULT(EDMA,OPT,ATCINT) \    |_PER_FDEFAULT(EDMA,OPT,ATCC) \    |_PER_FDEFAULT(EDMA,OPT,PDTS) \    |_PER_FDEFAULT(EDMA,OPT,PDTD) \    |_PER_FDEFAULT(EDMA,OPT,LINK)\    |_PER_FDEFAULT(EDMA,OPT,FS)\  )  #define EDMA_OPT_RMK(pri,esize,ds2,sum,dd2,dum,tcint,tcc,tccm,atcint,atcc,\    pdts,pdtd,link,fs) (Uint32)(\     _PER_FMK(EDMA,OPT,PRI,pri) \    |_PER_FMK(EDMA,OPT,ESIZE,esize) \    |_PER_FMK(EDMA,OPT,2DS,ds2) \    |_PER_FMK(EDMA,OPT,SUM,sum) \    |_PER_FMK(EDMA,OPT,2DD,dd2) \    |_PER_FMK(EDMA,OPT,DUM,dum) \    |_PER_FMK(EDMA,OPT,TCINT,tcint) \    |_PER_FMK(EDMA,OPT,TCC,tcc) \    |_PER_FMK(EDMA,OPT,TCCM,tccm) \    |_PER_FMK(EDMA,OPT,ATCINT,atcint) \    |_PER_FMK(EDMA,OPT,ATCC,atcc) \    |_PER_FMK(EDMA,OPT,PDTS,pdts) \    |_PER_FMK(EDMA,OPT,PDTD,pdtd) \    |_PER_FMK(EDMA,OPT,LINK,link) \    |_PER_FMK(EDMA,OPT,FS,fs) \  )#endif#if (!C64_SUPPORT)  #define EDMA_OPT_DEFAULT (Uint32)(\     _PER_FDEFAULT(EDMA,OPT,PRI)\    |_PER_FDEFAULT(EDMA,OPT,ESIZE)\    |_PER_FDEFAULT(EDMA,OPT,2DS)\    |_PER_FDEFAULT(EDMA,OPT,SUM)\    |_PER_FDEFAULT(EDMA,OPT,2DD)\    |_PER_FDEFAULT(EDMA,OPT,DUM)\    |_PER_FDEFAULT(EDMA,OPT,TCINT)\    |_PER_FDEFAULT(EDMA,OPT,TCC)\    |_PER_FDEFAULT(EDMA,OPT,LINK)\    |_PER_FDEFAULT(EDMA,OPT,FS)\  )  #define EDMA_OPT_RMK(pri,esize,ds2,sum,dd2,dum,tcint,tcc,link,fs) (Uint32)(\     _PER_FMK(EDMA,OPT,PRI,pri) \    |_PER_FMK(EDMA,OPT,ESIZE,esize) \    |_PER_FMK(EDMA,OPT,2DS,ds2) \    |_PER_FMK(EDMA,OPT,SUM,sum) \    |_PER_FMK(EDMA,OPT,2DD,dd2) \    |_PER_FMK(EDMA,OPT,DUM,dum) \    |_PER_FMK(EDMA,OPT,TCINT,tcint) \    |_PER_FMK(EDMA,OPT,TCC,tcc) \    |_PER_FMK(EDMA,OPT,LINK,link) \    |_PER_FMK(EDMA,OPT,FS,fs) \  )#endif  #define _EDMA_QOPT_FGET(FIELD)\    _PER_FGET(_EDMA_QOPT_ADDR,EDMA,OPT,##FIELD)  #define _EDMA_QOPT_FSET(FIELD,field)\    _PER_FSET(_EDMA_QOPT_ADDR,EDMA,OPT,##FIELD,field)  #define _EDMA_QOPT_FSETS(FIELD,SYM)\    _PER_FSETS(_EDMA_QOPT_ADDR,EDMA,OPT,##FIELD,##SYM)  #define _EDMA_QSOPT_FGET(FIELD)\    _PER_FGET(_EDMA_QSOPT_ADDR,EDMA,OPT,##FIELD)  #define _EDMA_QSOPT_FSET(FIELD,field)\    _PER_FSET(_EDMA_QSOPT_ADDR,EDMA,OPT,##FIELD,field)  #define _EDMA_QSOPT_FSETS(FIELD,SYM)\    _PER_FSETS(_EDMA_QSOPT_ADDR,EDMA,OPT,##FIELD,##SYM)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产99久久久国产精品免费看| 亚洲精品日日夜夜| 青青草97国产精品免费观看无弹窗版 | 欧美亚洲国产bt| 亚洲精品中文字幕在线观看| 一本大道久久精品懂色aⅴ| 亚洲精品videosex极品| 欧美日韩视频在线一区二区| 亚洲国产综合色| 欧美精品黑人性xxxx| 久久精品99国产精品| 久久亚区不卡日本| 成人动漫av在线| 伊人色综合久久天天| 欧美日本在线观看| 国内精品不卡在线| 国产日韩欧美一区二区三区乱码| www.亚洲国产| 天天爽夜夜爽夜夜爽精品视频| 欧美一区二区网站| 懂色av中文字幕一区二区三区| 亚洲图片激情小说| 欧美一区二区女人| 粉嫩久久99精品久久久久久夜| 亚洲免费伊人电影| 日韩视频123| 91麻豆国产自产在线观看| 视频一区中文字幕国产| 国产视频亚洲色图| 欧美日韩亚洲综合在线| 国产精品99久| 首页欧美精品中文字幕| 国产欧美日韩综合精品一区二区| 91福利国产精品| 国模少妇一区二区三区| 一区二区三区成人在线视频| 欧美精品一区男女天堂| 91福利社在线观看| 国产毛片精品国产一区二区三区| 伊人夜夜躁av伊人久久| 欧美国产日韩a欧美在线观看 | 国产一区激情在线| 亚洲乱码国产乱码精品精98午夜| 精品免费视频一区二区| 在线观看日韩国产| 成人免费观看视频| 久久精品99国产精品日本| 亚洲一区二区三区不卡国产欧美| 26uuuu精品一区二区| 欧美精品三级在线观看| av爱爱亚洲一区| 国产米奇在线777精品观看| 视频一区视频二区中文字幕| 亚洲日本免费电影| 欧美激情一区二区三区全黄| 欧美一区二区三区视频免费播放| 99免费精品视频| 国产成人av福利| 乱一区二区av| 日韩专区中文字幕一区二区| 亚洲精品成人在线| 亚洲视频在线一区二区| 国产蜜臀av在线一区二区三区| 欧美mv日韩mv国产网站| 欧美美女直播网站| 欧美日韩不卡在线| 欧美在线综合视频| 日本国产一区二区| 色综合中文字幕| 99精品欧美一区| eeuss鲁片一区二区三区| 国产精品亚洲一区二区三区在线| 久久99精品久久久久久久久久久久| 午夜视黄欧洲亚洲| 午夜精品福利一区二区三区蜜桃| 一区二区三区四区av| 亚洲三级免费观看| 亚洲精品中文字幕乱码三区| 亚洲欧洲综合另类| 一区二区三区高清在线| 亚洲主播在线播放| 亚洲成av人片一区二区梦乃| 亚洲成a人片综合在线| 亚洲国产日韩精品| 男人的天堂久久精品| 美女在线观看视频一区二区| 久久精品国产999大香线蕉| 蜜臀久久久久久久| 国产主播一区二区| 国产精品1区2区3区在线观看| 国产激情视频一区二区在线观看 | 国产一区二区三区免费| 国产精品一区不卡| 91婷婷韩国欧美一区二区| 色婷婷久久久亚洲一区二区三区 | 国产91对白在线观看九色| 成人一区二区视频| 欧美日韩精品三区| 91精品国产色综合久久| 久久综合九色综合97婷婷女人| 久久免费偷拍视频| 国产精品久久久久久久久免费丝袜| 国产精品久久久久久久久晋中| 一区二区三区在线播| 视频在线观看一区| 国产精一品亚洲二区在线视频| 91精品婷婷国产综合久久| 精品国产乱码久久久久久闺蜜| 国产亚洲午夜高清国产拍精品| 国产精品色呦呦| 亚洲成人av电影在线| 国产一区二区三区综合| 色综合久久中文综合久久97| 欧美一区二区黄| 国产精品精品国产色婷婷| 亚洲一区二区三区不卡国产欧美| 国内久久婷婷综合| 色狠狠一区二区| 日韩欧美国产三级电影视频| 国产精品久久久久久久久免费樱桃 | 成人短视频下载| 欧美日韩aaa| 国产精品久久三区| 秋霞国产午夜精品免费视频| 成人小视频免费在线观看| 欧美三级日韩三级| 国产女主播在线一区二区| 亚洲电影视频在线| 国产成a人无v码亚洲福利| 欧美三区免费完整视频在线观看| 欧美精品一区二区高清在线观看| 亚洲精品视频一区| 国产一区二区三区精品欧美日韩一区二区三区 | 欧美日韩国产免费一区二区 | 一区二区久久久| 国产综合久久久久影院| 欧美三级日韩在线| 中文字幕在线一区二区三区| 免费成人av资源网| 欧美视频自拍偷拍| 国产精品国产三级国产a| 久久国产人妖系列| 欧美精品乱码久久久久久按摩| 国产精品婷婷午夜在线观看| 麻豆成人免费电影| 欧美日韩aaaaaa| 亚洲啪啪综合av一区二区三区| 国产成人欧美日韩在线电影| 日韩精品在线一区二区| 亚洲国产精品久久久男人的天堂| 97超碰欧美中文字幕| 欧美激情中文不卡| 精品亚洲免费视频| 日韩一区二区免费电影| 亚洲va欧美va国产va天堂影院| 91小视频免费观看| 国产精品第13页| 不卡的av电影| 国产精品久久久久久久浪潮网站 | 18欧美乱大交hd1984| 国产成人亚洲精品青草天美| 亚洲国产一区二区三区青草影视| 成人av电影在线观看| 日本一区二区视频在线| 国产精品一级黄| 国产日韩三级在线| 国产成人av自拍| 国产欧美日韩精品在线| 风流少妇一区二区| 欧美极品xxx| 9色porny自拍视频一区二区| 中文字幕欧美激情一区| 不卡电影一区二区三区| 国产精品视频在线看| av影院午夜一区| 中文字幕在线不卡视频| 99精品欧美一区| 亚洲主播在线观看| 欧美日韩aaaaa| 免费在线看成人av| 精品捆绑美女sm三区| 国产激情一区二区三区| 国产精品私人影院| 色一区在线观看| 亚洲123区在线观看| 日韩欧美国产综合| 国产福利91精品一区| 国产精品久久久久影院色老大| 91美女视频网站| 日韩高清在线不卡| 精品久久久久香蕉网| 国产成人免费av在线| 亚洲黄色av一区| 91精品国产一区二区人妖| 国产永久精品大片wwwapp | 色狠狠桃花综合| 丝袜美腿亚洲一区二区图片| 精品国产电影一区二区| 成人av电影在线| 亚洲国产一区二区三区青草影视|