亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? F2812上實現(xiàn)正弦脈寬調(diào)制,里邊有通過編譯的頭文件
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩国产三级| 成人美女视频在线观看18| 国产肉丝袜一区二区| 午夜免费久久看| 国产精品区一区二区三区| 7777精品伊人久久久大香线蕉经典版下载| 九九九久久久精品| 2022国产精品视频| 欧美另类videos死尸| 不卡高清视频专区| 国产精品亚洲视频| 国产精品美女久久久久久2018 | www.在线欧美| 亚洲天堂精品在线观看| 日韩欧美一区二区视频| 色婷婷久久一区二区三区麻豆| 黄色成人免费在线| 欧美国产综合色视频| 99这里都是精品| 亚洲影院免费观看| 91精品国产综合久久久久久久| 97se亚洲国产综合自在线不卡| 韩国一区二区三区| 蜜臀久久99精品久久久画质超高清| 欧美精品亚洲一区二区在线播放| www.色综合.com| 亚洲国产毛片aaaaa无费看 | 欧美一区二区三区公司| 黑人精品欧美一区二区蜜桃 | 亚洲3atv精品一区二区三区| 亚洲欧美一区二区三区孕妇| 精品视频一区二区三区免费| 99re这里都是精品| 免费观看在线色综合| 亚洲午夜私人影院| 伊人开心综合网| 精品少妇一区二区三区免费观看 | 欧美电影一区二区三区| 韩国中文字幕2020精品| 久88久久88久久久| 久久99精品国产| 成人免费一区二区三区在线观看| 欧美精品vⅰdeose4hd| 久久99国产精品麻豆| 亚洲精品免费一二三区| 欧美电影免费观看高清完整版在线观看| 欧美三级午夜理伦三级中视频| 欧美偷拍一区二区| 欧美亚洲动漫制服丝袜| 欧美三级韩国三级日本一级| 欧美男生操女生| 欧美一区二区三区在线视频| 成人久久视频在线观看| 日韩电影免费在线| 一区二区三区视频在线看| 亚洲欧美一区二区三区极速播放| 亚洲九九爱视频| 午夜视频在线观看一区| 国产精品久久久久影院老司| 亚洲日穴在线视频| 国产视频一区二区在线| 欧美一级高清片| 欧美精品一区二区精品网| 在线观看一区二区视频| 7777精品伊人久久久大香线蕉经典版下载 | av激情亚洲男人天堂| 免费不卡在线观看| 亚洲国产婷婷综合在线精品| 在线亚洲一区二区| 欧美色综合天天久久综合精品| 不卡在线视频中文字幕| 91黄色激情网站| 精品少妇一区二区三区日产乱码| 国产精品久久久久久一区二区三区 | 偷拍亚洲欧洲综合| 精品一区二区三区香蕉蜜桃| bt欧美亚洲午夜电影天堂| 欧美日韩三级在线| 久久精品一区四区| 亚洲嫩草精品久久| 久久成人免费网站| 亚洲成人福利片| 久久99国产精品久久99 | 在线播放一区二区三区| 国产三级一区二区| 性做久久久久久久久| 一区二区不卡在线播放| 美女性感视频久久| 色呦呦一区二区三区| 日韩欧美一二区| 日韩欧美成人午夜| 欧美mv日韩mv国产网站app| 日韩美女视频一区| 国内欧美视频一区二区| 精品亚洲成a人在线观看| 免费成人小视频| 91啪亚洲精品| 精品国产伦理网| 亚洲精品老司机| 国产成人丝袜美腿| 国内成+人亚洲+欧美+综合在线| 免费成人深夜小野草| 色偷偷一区二区三区| 亚洲精品在线观| 色婷婷狠狠综合| 国产校园另类小说区| 久久九九久久九九| 国产精品视频看| 麻豆精品国产传媒mv男同| 韩国精品一区二区| 成人av综合在线| 欧日韩精品视频| 国产精品传媒视频| 国产伦精品一区二区三区在线观看| 国产在线精品不卡| 3d动漫精品啪啪一区二区竹菊| 日韩欧美在线影院| 亚洲成av人在线观看| 91高清在线观看| 中文字幕在线一区二区三区| 亚洲国产视频在线| 久久99在线观看| 91免费看`日韩一区二区| 国产性天天综合网| 亚洲第一福利视频在线| 99国产精品久久久久久久久久 | 五月天一区二区三区| 久国产精品韩国三级视频| 欧美日韩aaa| 婷婷综合另类小说色区| 国产在线观看免费一区| 91美女蜜桃在线| 中文字幕日韩欧美一区二区三区| 国产福利91精品一区二区三区| 久久综合五月天婷婷伊人| 亚洲综合一区在线| 激情久久久久久久久久久久久久久久| 欧美老肥妇做.爰bbww视频| 久久精品一区二区三区四区| 国产在线一区观看| 国产亚洲精品福利| av一区二区三区四区| 亚洲欧美日韩国产中文在线| 91香蕉视频黄| 精品成人一区二区三区| 国产一区欧美一区| 欧美精品xxxxbbbb| 中文字幕一区二区三区在线播放| 成人黄色电影在线| 亚洲免费观看高清完整| 欧美色网一区二区| 久久精品夜夜夜夜久久| fc2成人免费人成在线观看播放 | 中文字幕一区二| 青青草国产成人av片免费| 蜜臀国产一区二区三区在线播放| 国产黄色91视频| 在线综合+亚洲+欧美中文字幕| 中文字幕亚洲一区二区va在线| 蜜臀av性久久久久av蜜臀妖精| 99精品久久只有精品| www国产精品av| 懂色av一区二区在线播放| 久久精品一区二区三区四区| 久久国产精品99久久人人澡| 久久久亚洲国产美女国产盗摄| 青青青伊人色综合久久| 国产婷婷一区二区| 国产在线一区观看| 亚洲丝袜美腿综合| 69堂精品视频| 亚洲成人tv网| 欧美性感一区二区三区| 蓝色福利精品导航| 337p亚洲精品色噜噜噜| 国模大尺度一区二区三区| **网站欧美大片在线观看| 国产99久久久国产精品免费看| 精品国产3级a| 色综合久久久久久久| 亚洲日本在线观看| 日韩视频123| 秋霞电影网一区二区| 国产精品免费观看视频| 欧美日产在线观看| 首页亚洲欧美制服丝腿| 91精品国产综合久久精品图片 | 欧美精品aⅴ在线视频| 国产一区二区三区日韩| 一区二区三区国产| 色88888久久久久久影院野外| 亚洲天堂av一区| 日韩欧美一级二级三级久久久| 91啪九色porn原创视频在线观看| 激情国产一区二区| 久久久久久黄色| 成人禁用看黄a在线| 亚洲男女毛片无遮挡| 欧美xxxxx裸体时装秀| 国产在线一区观看|