亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91sam7x256_spi.h

?? 將AT91SAM7X256的三個USART口(兩個USART口
?? H
字號:
/* linux/include/asm-arm/arch-at91sam7x256/at91sam7x256_spi.h
 * 
 * Hardware definition for the spi peripheral in the ATMEL at91sam7x256 processor
 * 
 * Generated  11/02/2005 (15:17:30) AT91 SW Application Group from SPI_6088D V1.3
 * 
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 * 
 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
 * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
 * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 * 
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */


#ifndef __AT91SAM7X256_SPI_H
#define __AT91SAM7X256_SPI_H

/* -------------------------------------------------------- */
/* SPI ID definitions for  AT91SAM7X256           */
/* -------------------------------------------------------- */
#ifndef AT91C_ID_SPI0
#define AT91C_ID_SPI0  	 4 /**< Serial Peripheral Interface 0 id */
#endif /* AT91C_ID_SPI0 */
#ifndef AT91C_ID_SPI1
#define AT91C_ID_SPI1  	 5 /**< Serial Peripheral Interface 1 id */
#endif /* AT91C_ID_SPI1 */

/* -------------------------------------------------------- */
/* SPI Base Address definitions for  AT91SAM7X256   */
/* -------------------------------------------------------- */
#define AT91C_BASE_SPI1      	0xFFFE4000 /**< SPI1 base address */
#define AT91C_BASE_SPI0      	0xFFFE0000 /**< SPI0 base address */

/* -------------------------------------------------------- */
/* PIO definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define AT91C_PA16_SPI0_MISO 	(1 << 16) /**< SPI 0 Master In Slave */
#define AT91C_PA17_SPI0_MOSI 	(1 << 17) /**< SPI 0 Master Out Slave */
#define AT91C_PA12_SPI0_NPCS0 	(1 << 12) /**< SPI 0 Peripheral Chip Select 0 */
#define AT91C_PB13_SPI0_NPCS1 	(1 << 13) /**< SPI 0 Peripheral Chip Select 1 */
#define AT91C_PA14_SPI0_NPCS2 	(1 << 14) /**< SPI 0 Peripheral Chip Select 2 */
#define AT91C_PB17_SPI0_NPCS3 	(1 << 17) /**< SPI 0 Peripheral Chip Select 3 */
#define AT91C_PA18_SPI0_SPCK 	(1 << 18) /**< SPI 0 Serial Clock */

#define AT91C_PA24_SPI1_MISO 	(1 << 24) /**< SPI 1 Master In Slave */
#define AT91C_PA23_SPI1_MOSI 	(1 << 23) /**< SPI 1 Master Out Slave */
#define AT91C_PA21_SPI1_NPCS0 	(1 << 21) /**< SPI 1 Peripheral Chip Select 0 */
#define AT91C_PA2_SPI1_NPCS1 	(1 << 2) /**< SPI 1 Peripheral Chip Select 1 */
#define AT91C_PA26_SPI1_NPCS2 	(1 << 26) /**< SPI 1 Peripheral Chip Select 2 */
#define AT91C_PB16_SPI1_NPCS3 	(1 << 16) /**< SPI 1 Peripheral Chip Select 3 */
#define AT91C_PA22_SPI1_SPCK 	(1 << 22) /**< SPI 1 Serial Clock */


/* -------------------------------------------------------- */
/* Register offset definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
#define SPI_CR 	(0x0000) 	/**< Control Register */
#define SPI_MR 	(0x0004) 	/**< Mode Register */
#define SPI_RDR 	(0x0008) 	/**< Receive Data Register */
#define SPI_TDR 	(0x000C) 	/**< Transmit Data Register */
#define SPI_SR 	(0x0010) 	/**< Status Register */
#define SPI_IER 	(0x0014) 	/**< Interrupt Enable Register */
#define SPI_IDR 	(0x0018) 	/**< Interrupt Disable Register */
#define SPI_IMR 	(0x001C) 	/**< Interrupt Mask Register */
#define SPI_CSR 	(0x0030) 	/**< Chip Select Register */
#define SPI_RPR 	(0x0100) 	/**< Receive Pointer Register */
#define SPI_RCR 	(0x0104) 	/**< Receive Counter Register */
#define SPI_TPR 	(0x0108) 	/**< Transmit Pointer Register */
#define SPI_TCR 	(0x010C) 	/**< Transmit Counter Register */
#define SPI_RNPR 	(0x0110) 	/**< Receive Next Pointer Register */
#define SPI_RNCR 	(0x0114) 	/**< Receive Next Counter Register */
#define SPI_TNPR 	(0x0118) 	/**< Transmit Next Pointer Register */
#define SPI_TNCR 	(0x011C) 	/**< Transmit Next Counter Register */
#define SPI_PTCR 	(0x0120) 	/**< PDC Transfer Control Register */
#define SPI_PTSR 	(0x0124) 	/**< PDC Transfer Status Register */

/* -------------------------------------------------------- */
/* Bitfields definition for SPI hardware peripheral */
/* -------------------------------------------------------- */
/* --- Register SPI_CR */
#define AT91C_SPI_SPIEN       (0x1 << 0 ) /**< (SPI) SPI Enable */
#define AT91C_SPI_SPIDIS      (0x1 << 1 ) /**< (SPI) SPI Disable */
#define AT91C_SPI_SWRST       (0x1 << 7 ) /**< (SPI) SPI Software reset */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_MR */
#define AT91C_SPI_MSTR        (0x1 << 0 ) /**< (SPI) Master/Slave Mode */
#define AT91C_SPI_PS          (0x1 << 1 ) /**< (SPI) Peripheral Select */
#define 	AT91C_SPI_PS_FIXED                (0x0 <<  1) /**< (SPI) Fixed Peripheral Select */
#define 	AT91C_SPI_PS_VARIABLE             (0x1 <<  1) /**< (SPI) Variable Peripheral Select */
#define AT91C_SPI_PCSDEC      (0x1 << 2 ) /**< (SPI) Chip Select Decode */
#define AT91C_SPI_FDIV        (0x1 << 3 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_MODFDIS     (0x1 << 4 ) /**< (SPI) Mode Fault Detection */
#define AT91C_SPI_LLB         (0x1 << 7 ) /**< (SPI) Clock Selection */
#define AT91C_SPI_PCS         (0xF << 16) /**< (SPI) Peripheral Chip Select */
#define AT91C_SPI_DLYBCS      (0xFF << 24) /**< (SPI) Delay Between Chip Selects */
/* --- Register SPI_RDR */
#define AT91C_SPI_RD          (0xFFFF << 0 ) /**< (SPI) Receive Data */
#define AT91C_SPI_RPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
/* --- Register SPI_TDR */
#define AT91C_SPI_TD          (0xFFFF << 0 ) /**< (SPI) Transmit Data */
#define AT91C_SPI_TPCS        (0xF << 16) /**< (SPI) Peripheral Chip Select Status */
#define AT91C_SPI_LASTXFER    (0x1 << 24) /**< (SPI) SPI Last Transfer */
/* --- Register SPI_SR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
#define AT91C_SPI_SPIENS      (0x1 << 16) /**< (SPI) Enable Status */
/* --- Register SPI_IER */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IDR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_IMR */
#define AT91C_SPI_RDRF        (0x1 << 0 ) /**< (SPI) Receive Data Register Full */
#define AT91C_SPI_TDRE        (0x1 << 1 ) /**< (SPI) Transmit Data Register Empty */
#define AT91C_SPI_MODF        (0x1 << 2 ) /**< (SPI) Mode Fault Error */
#define AT91C_SPI_OVRES       (0x1 << 3 ) /**< (SPI) Overrun Error Status */
#define AT91C_SPI_ENDRX       (0x1 << 4 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_ENDTX       (0x1 << 5 ) /**< (SPI) End of Receiver Transfer */
#define AT91C_SPI_RXBUFF      (0x1 << 6 ) /**< (SPI) RXBUFF Interrupt */
#define AT91C_SPI_TXBUFE      (0x1 << 7 ) /**< (SPI) TXBUFE Interrupt */
#define AT91C_SPI_NSSR        (0x1 << 8 ) /**< (SPI) NSSR Interrupt */
#define AT91C_SPI_TXEMPTY     (0x1 << 9 ) /**< (SPI) TXEMPTY Interrupt */
/* --- Register SPI_CSR */
#define AT91C_SPI_CPOL        (0x1 << 0 ) /**< (SPI) Clock Polarity */
#define AT91C_SPI_NCPHA       (0x1 << 1 ) /**< (SPI) Clock Phase */
#define AT91C_SPI_CSAAT       (0x1 << 3 ) /**< (SPI) Chip Select Active After Transfer */
#define AT91C_SPI_BITS        (0xF << 4 ) /**< (SPI) Bits Per Transfer */
#define 	AT91C_SPI_BITS_8                    (0x0 <<  4) /**< (SPI) 8 Bits Per transfer */
#define 	AT91C_SPI_BITS_9                    (0x1 <<  4) /**< (SPI) 9 Bits Per transfer */
#define 	AT91C_SPI_BITS_10                   (0x2 <<  4) /**< (SPI) 10 Bits Per transfer */
#define 	AT91C_SPI_BITS_11                   (0x3 <<  4) /**< (SPI) 11 Bits Per transfer */
#define 	AT91C_SPI_BITS_12                   (0x4 <<  4) /**< (SPI) 12 Bits Per transfer */
#define 	AT91C_SPI_BITS_13                   (0x5 <<  4) /**< (SPI) 13 Bits Per transfer */
#define 	AT91C_SPI_BITS_14                   (0x6 <<  4) /**< (SPI) 14 Bits Per transfer */
#define 	AT91C_SPI_BITS_15                   (0x7 <<  4) /**< (SPI) 15 Bits Per transfer */
#define 	AT91C_SPI_BITS_16                   (0x8 <<  4) /**< (SPI) 16 Bits Per transfer */
#define AT91C_SPI_SCBR        (0xFF << 8 ) /**< (SPI) Serial Clock Baud Rate */
#define AT91C_SPI_DLYBS       (0xFF << 16) /**< (SPI) Delay Before SPCK */
#define AT91C_SPI_DLYBCT      (0xFF << 24) /**< (SPI) Delay Between Consecutive Transfers */

#endif /* __AT91SAM7X256_SPI_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一卡二卡在线观看| 欧美日韩国产综合一区二区| 丝袜亚洲另类欧美综合| 一区二区三区中文字幕精品精品| 国产精品美女久久久久久 | 1区2区3区欧美| 国产精品免费久久| 欧美国产精品久久| 亚洲欧洲无码一区二区三区| 国产精品美女久久久久久2018| 日本一区二区三区dvd视频在线| 国产农村妇女毛片精品久久麻豆| 国产欧美一二三区| 亚洲色图一区二区三区| 亚洲午夜久久久久中文字幕久| 午夜精品久久久久久久久久久| 日韩高清不卡在线| 狠狠狠色丁香婷婷综合激情| 国产一区二区剧情av在线| 国产成人av一区二区三区在线| aaa国产一区| 欧美午夜在线一二页| 91精品国产乱| 国产精品视频在线看| 亚洲三级久久久| 日本亚洲欧美天堂免费| 九色综合狠狠综合久久| 99久久综合99久久综合网站| 欧美视频一区二区三区四区| 日韩欧美久久一区| 亚洲人吸女人奶水| 蜜桃视频一区二区三区在线观看| 成人综合激情网| 欧美日韩三级在线| 欧美激情一区三区| 丝袜美腿亚洲综合| 成人av在线资源| 欧美一区二区国产| 亚洲视频1区2区| 狠狠狠色丁香婷婷综合激情| 日本二三区不卡| 最新国产の精品合集bt伙计| 日韩av一级片| 91精品办公室少妇高潮对白| 国产亚洲一区二区三区四区 | 日韩欧美在线不卡| 国产精品欧美极品| 美女视频黄a大片欧美| 色女孩综合影院| 久久久噜噜噜久久中文字幕色伊伊| 又紧又大又爽精品一区二区| 国产盗摄女厕一区二区三区 | 国产精品综合在线视频| 欧美日本一道本在线视频| 国产精品久久久爽爽爽麻豆色哟哟| 青草av.久久免费一区| 日本精品免费观看高清观看| 久久婷婷色综合| 美女免费视频一区二区| 精品视频色一区| 亚洲欧洲www| 国产盗摄一区二区三区| 亚洲免费在线观看| 国产麻豆视频一区二区| 日韩亚洲欧美一区二区三区| 五月天网站亚洲| 一本色道亚洲精品aⅴ| 亚洲欧美在线另类| 成+人+亚洲+综合天堂| 欧美国产欧美亚州国产日韩mv天天看完整| 日本三级韩国三级欧美三级| 欧美三级日本三级少妇99| 亚洲一区在线视频观看| 一本到三区不卡视频| 国产精品久久久久久久岛一牛影视 | 精品视频一区二区三区免费| 亚洲另类在线视频| 欧美视频在线一区二区三区| 亚洲愉拍自拍另类高清精品| 色综合色狠狠天天综合色| 亚洲色图20p| 色综合久久久久久久| 亚洲日韩欧美一区二区在线| 北条麻妃一区二区三区| 亚洲猫色日本管| 在线观看亚洲精品视频| 午夜一区二区三区视频| 日韩欧美中文字幕公布| 奇米亚洲午夜久久精品| 欧美精品一区在线观看| jlzzjlzz亚洲日本少妇| 一区二区三区在线播| 在线不卡中文字幕播放| 国内成人自拍视频| 午夜不卡av在线| 日韩西西人体444www| 国产乱子伦视频一区二区三区 | 高清国产一区二区| 亚洲免费在线电影| 日韩欧美黄色影院| 成人激情动漫在线观看| 亚洲精品国产精品乱码不99| 欧美精品三级日韩久久| 国产成人免费视频一区| 一区二区高清免费观看影视大全| 欧美日本在线观看| 国产成人精品亚洲777人妖 | 成人毛片老司机大片| 亚洲一区二区三区四区在线观看 | 777亚洲妇女| 国产成人鲁色资源国产91色综| 亚洲精品久久久蜜桃| 26uuu欧美日本| 欧洲在线/亚洲| 国产激情精品久久久第一区二区 | 一二三四社区欧美黄| 欧美成人伊人久久综合网| 99精品国产一区二区三区不卡| 日本系列欧美系列| 中文字幕一区二区三区四区不卡| 9191精品国产综合久久久久久 | 激情久久久久久久久久久久久久久久| 国产精品久久久久久一区二区三区| 欧美欧美欧美欧美| 99精品欧美一区二区蜜桃免费 | 洋洋av久久久久久久一区| 久久一留热品黄| 在线91免费看| 在线日韩国产精品| 成人av在线网站| 国产精品白丝av| 免费av成人在线| 亚洲高清在线精品| 亚洲激情自拍偷拍| 亚洲视频一二三| 国产精品天美传媒沈樵| 亚洲精品一区二区三区在线观看 | 国产精品入口麻豆九色| 精品人在线二区三区| 91精品国产91久久久久久一区二区 | 欧美一级国产精品| 欧美亚洲国产bt| 在线免费观看视频一区| 色综合久久久久综合体桃花网| 粉嫩av一区二区三区粉嫩| 国产精品夜夜嗨| 国产麻豆精品theporn| 另类的小说在线视频另类成人小视频在线| 一区二区久久久久| 亚洲一二三四久久| 亚洲不卡在线观看| 日本视频中文字幕一区二区三区| 亚洲成人午夜电影| 首页欧美精品中文字幕| 亚洲成人三级小说| 日本不卡高清视频| 另类小说综合欧美亚洲| 国产麻豆成人精品| 成人在线视频一区| 91在线无精精品入口| 色素色在线综合| 欧美精品日韩一本| 精品国产一区二区三区久久久蜜月 | 99久久99久久综合| 精品国产欧美一区二区| 精品国产百合女同互慰| 国产亚洲综合性久久久影院| 国产精品三级视频| 亚洲精品视频在线观看网站| 亚洲午夜精品久久久久久久久| 日韩精品免费专区| 激情综合网av| 白白色 亚洲乱淫| 欧美日韩亚洲国产综合| 欧美一区二区三区影视| 2020国产精品自拍| 亚洲同性gay激情无套| 亚洲国产cao| 国产不卡在线视频| 在线观看亚洲精品| 精品日韩在线观看| 亚洲六月丁香色婷婷综合久久 | 国产成人av网站| 色老头久久综合| 欧美tickling挠脚心丨vk| 中文字幕成人av| 日本强好片久久久久久aaa| 国产精品69毛片高清亚洲| 色婷婷av一区二区三区软件| 日韩女优毛片在线| 亚洲欧美经典视频| 久久66热re国产| 日本电影欧美片| 国产欧美日本一区视频| 亚洲成av人片观看| 成人av第一页| 久久在线观看免费| 亚洲成av人片在线观看| av一区二区三区在线| 日韩欧美成人午夜|