亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? stm32f10x_dma.c

?? 基于Cortex-M3的STM32的IAR EWARM的工程模塊
?? C
?? 第 1 頁 / 共 3 頁
字號(hào):
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
* File Name          : stm32f10x_dma.c
* Author             : MCD Application Team
* Version            : V2.0
* Date               : 05/23/2008
* Description        : This file provides all the DMA firmware functions.
********************************************************************************
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH SOFTWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
* FOR MORE INFORMATION PLEASE CAREFULLY READ THE LICENSE AGREEMENT FILE LOCATED 
* IN THE ROOT DIRECTORY OF THIS FIRMWARE PACKAGE.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_dma.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* DMA ENABLE mask */
#define CCR_ENABLE_Set          ((u32)0x00000001)
#define CCR_ENABLE_Reset        ((u32)0xFFFFFFFE)

/* DMA1 Channelx interrupt pending bit masks */
#define DMA1_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA1_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA1_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA1_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA1_Channel5_IT_Mask    ((u32)0x000F0000)
#define DMA1_Channel6_IT_Mask    ((u32)0x00F00000)
#define DMA1_Channel7_IT_Mask    ((u32)0x0F000000)

/* DMA2 Channelx interrupt pending bit masks */
#define DMA2_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA2_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA2_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA2_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA2_Channel5_IT_Mask    ((u32)0x000F0000)

/* DMA2 FLAG mask */
#define FLAG_Mask                ((u32)0x10000000)

/* DMA registers Masks */
#define CCR_CLEAR_Mask           ((u32)0xFFFF800F)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : DMA_DeInit
* Description    : Deinitializes the DMAy Channelx registers to their default reset
*                  values.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx)
{
  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));

  /* Disable the selected DMAy Channelx */
  DMAy_Channelx->CCR &= CCR_ENABLE_Reset;

  /* Reset DMAy Channelx control register */
  DMAy_Channelx->CCR  = 0;
  
  /* Reset DMAy Channelx remaining bytes register */
  DMAy_Channelx->CNDTR = 0;
  
  /* Reset DMAy Channelx peripheral address register */
  DMAy_Channelx->CPAR  = 0;
  
  /* Reset DMAy Channelx memory address register */
  DMAy_Channelx->CMAR = 0;

  switch (*(u32*)&DMAy_Channelx)
  {
    case DMA1_Channel1_BASE:
      /* Reset interrupt pending bits for DMA1 Channel1 */
      DMA1->IFCR |= DMA1_Channel1_IT_Mask;
      break;

    case DMA1_Channel2_BASE:
      /* Reset interrupt pending bits for DMA1 Channel2 */
      DMA1->IFCR |= DMA1_Channel2_IT_Mask;
      break;

    case DMA1_Channel3_BASE:
      /* Reset interrupt pending bits for DMA1 Channel3 */
      DMA1->IFCR |= DMA1_Channel3_IT_Mask;
      break;

    case DMA1_Channel4_BASE:
      /* Reset interrupt pending bits for DMA1 Channel4 */
      DMA1->IFCR |= DMA1_Channel4_IT_Mask;
      break;

    case DMA1_Channel5_BASE:
      /* Reset interrupt pending bits for DMA1 Channel5 */
      DMA1->IFCR |= DMA1_Channel5_IT_Mask;
      break;

    case DMA1_Channel6_BASE:
      /* Reset interrupt pending bits for DMA1 Channel6 */
      DMA1->IFCR |= DMA1_Channel6_IT_Mask;
      break;

    case DMA1_Channel7_BASE:
      /* Reset interrupt pending bits for DMA1 Channel7 */
      DMA1->IFCR |= DMA1_Channel7_IT_Mask;
      break;

    case DMA2_Channel1_BASE:
      /* Reset interrupt pending bits for DMA2 Channel1 */
      DMA2->IFCR |= DMA2_Channel1_IT_Mask;
      break;

    case DMA2_Channel2_BASE:
      /* Reset interrupt pending bits for DMA2 Channel2 */
      DMA2->IFCR |= DMA2_Channel2_IT_Mask;
      break;

    case DMA2_Channel3_BASE:
      /* Reset interrupt pending bits for DMA2 Channel3 */
      DMA2->IFCR |= DMA2_Channel3_IT_Mask;
      break;

    case DMA2_Channel4_BASE:
      /* Reset interrupt pending bits for DMA2 Channel4 */
      DMA2->IFCR |= DMA2_Channel4_IT_Mask;
      break;

    case DMA2_Channel5_BASE:
      /* Reset interrupt pending bits for DMA2 Channel5 */
      DMA2->IFCR |= DMA2_Channel5_IT_Mask;
      break;
      
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : DMA_Init
* Description    : Initializes the DMAy Channelx according to the specified
*                  parameters in the DMA_InitStruct.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and 
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
*                  - DMA_InitStruct: pointer to a DMA_InitTypeDef structure that
*                    contains the configuration information for the specified
*                    DMA Channel.
* Output         : None
* Return         : None
******************************************************************************/
void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct)
{
  u32 tmpreg = 0;

  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));
  assert_param(IS_DMA_DIR(DMA_InitStruct->DMA_DIR));
  assert_param(IS_DMA_BUFFER_SIZE(DMA_InitStruct->DMA_BufferSize));
  assert_param(IS_DMA_PERIPHERAL_INC_STATE(DMA_InitStruct->DMA_PeripheralInc));
  assert_param(IS_DMA_MEMORY_INC_STATE(DMA_InitStruct->DMA_MemoryInc));   
  assert_param(IS_DMA_PERIPHERAL_DATA_SIZE(DMA_InitStruct->DMA_PeripheralDataSize));
  assert_param(IS_DMA_MEMORY_DATA_SIZE(DMA_InitStruct->DMA_MemoryDataSize));
  assert_param(IS_DMA_MODE(DMA_InitStruct->DMA_Mode));
  assert_param(IS_DMA_PRIORITY(DMA_InitStruct->DMA_Priority));
  assert_param(IS_DMA_M2M_STATE(DMA_InitStruct->DMA_M2M));

/*--------------------------- DMAy Channelx CCR Configuration -----------------*/
  /* Get the DMAy_Channelx CCR value */
  tmpreg = DMAy_Channelx->CCR;
  /* Clear MEM2MEM, PL, MSIZE, PSIZE, MINC, PINC, CIRC and DIR bits */
  tmpreg &= CCR_CLEAR_Mask;
  /* Configure DMAy Channelx: data transfer, data size, priority level and mode */
  /* Set DIR bit according to DMA_DIR value */
  /* Set CIRC bit according to DMA_Mode value */
  /* Set PINC bit according to DMA_PeripheralInc value */
  /* Set MINC bit according to DMA_MemoryInc value */
  /* Set PSIZE bits according to DMA_PeripheralDataSize value */
  /* Set MSIZE bits according to DMA_MemoryDataSize value */
  /* Set PL bits according to DMA_Priority value */
  /* Set the MEM2MEM bit according to DMA_M2M value */
  tmpreg |= DMA_InitStruct->DMA_DIR | DMA_InitStruct->DMA_Mode |
            DMA_InitStruct->DMA_PeripheralInc | DMA_InitStruct->DMA_MemoryInc |
            DMA_InitStruct->DMA_PeripheralDataSize | DMA_InitStruct->DMA_MemoryDataSize |
            DMA_InitStruct->DMA_Priority | DMA_InitStruct->DMA_M2M;
  /* Write to DMAy Channelx CCR */
  DMAy_Channelx->CCR = tmpreg;

/*--------------------------- DMAy Channelx CNDTR Configuration ---------------*/
  /* Write to DMAy Channelx CNDTR */
  DMAy_Channelx->CNDTR = DMA_InitStruct->DMA_BufferSize;

/*--------------------------- DMAy Channelx CPAR Configuration ----------------*/
  /* Write to DMAy Channelx CPAR */
  DMAy_Channelx->CPAR = DMA_InitStruct->DMA_PeripheralBaseAddr;

/*--------------------------- DMAy Channelx CMAR Configuration ----------------*/
  /* Write to DMAy Channelx CMAR */
  DMAy_Channelx->CMAR = DMA_InitStruct->DMA_MemoryBaseAddr;
}

/*******************************************************************************
* Function Name  : DMA_StructInit
* Description    : Fills each DMA_InitStruct member with its default value.
* Input          : - DMA_InitStruct : pointer to a DMA_InitTypeDef structure
*                    which will be initialized.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct)
{
/*-------------- Reset DMA init structure parameters values ------------------*/
  /* Initialize the DMA_PeripheralBaseAddr member */
  DMA_InitStruct->DMA_PeripheralBaseAddr = 0;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区精品在线观看| 日韩欧美国产一区二区三区| 午夜a成v人精品| 2020日本不卡一区二区视频| 欧美亚日韩国产aⅴ精品中极品| 国产九色sp调教91| 午夜精品福利一区二区三区蜜桃| 中文一区在线播放| 欧美videossexotv100| 欧美中文字幕久久| 波多野结衣一区二区三区| 美女视频第一区二区三区免费观看网站 | 日韩成人免费电影| 亚洲精品久久久蜜桃| 国产视频一区二区在线观看| 日韩欧美一区二区三区在线| 久久久久久免费毛片精品| 色妞www精品视频| 成人在线视频一区二区| 久久99精品国产麻豆不卡| 亚洲不卡在线观看| 亚洲一区免费视频| 一区二区三区欧美| 亚洲少妇最新在线视频| 国产日韩综合av| 日韩欧美国产系列| 欧美一级高清片| 欧美日高清视频| 欧美午夜宅男影院| 一本一道综合狠狠老| av一区二区不卡| 99久久精品国产毛片| 菠萝蜜视频在线观看一区| 国产成人h网站| 成人永久aaa| 国产成人免费视频网站高清观看视频 | 日本成人在线电影网| 日韩一区精品字幕| 日韩福利视频导航| 日精品一区二区三区| 午夜精品一区二区三区免费视频| 亚洲综合丁香婷婷六月香| 亚洲九九爱视频| 亚洲精品自拍动漫在线| 国产精品国产三级国产普通话蜜臀| 久久噜噜亚洲综合| 国产欧美一区二区精品仙草咪| 久久美女艺术照精彩视频福利播放 | 亚洲成人av一区二区三区| 亚洲成在人线免费| 免费在线观看一区| 国产综合色视频| 国产激情精品久久久第一区二区| 国产一区二区导航在线播放| 粉嫩绯色av一区二区在线观看| 粉嫩aⅴ一区二区三区四区 | 午夜影院久久久| 免费黄网站欧美| 国产99久久精品| 91久久国产综合久久| 欧美日韩国产一区| 精品三级在线观看| 国产精品久久久久久久久动漫| 亚洲欧美另类图片小说| 午夜欧美视频在线观看| 国模冰冰炮一区二区| caoporm超碰国产精品| 欧美日韩一区二区欧美激情| 欧美一级理论性理论a| 国产欧美日韩亚州综合| 一区二区三国产精华液| 日韩精彩视频在线观看| 国产ts人妖一区二区| 欧美在线观看视频一区二区| 欧美一三区三区四区免费在线看| 国产欧美综合在线| 亚洲成人免费在线观看| 国产一区二区三区| 欧美综合久久久| xf在线a精品一区二区视频网站| 国产精品久久久久久久久免费樱桃 | 欧美一区二区三区视频在线观看 | 精品欧美久久久| 国产精品久久久久久户外露出 | 日韩高清在线一区| 高清国产一区二区三区| 欧美日韩一区二区在线观看| 久久午夜羞羞影院免费观看| 亚洲免费av观看| 激情综合网av| 91国偷自产一区二区三区观看| 日韩视频中午一区| 一区二区三区小说| 国产成人午夜片在线观看高清观看| 欧美在线观看视频在线| 中文字幕精品一区二区精品绿巨人 | 久久综合色一综合色88| 亚洲小少妇裸体bbw| 成人精品国产福利| 精品三级在线观看| 婷婷久久综合九色综合伊人色| 国产91丝袜在线18| 日韩欧美在线不卡| 亚洲午夜精品一区二区三区他趣| 大陆成人av片| 久久综合av免费| 日本伊人精品一区二区三区观看方式 | 成人激情av网| 欧美va亚洲va在线观看蝴蝶网| 一区二区成人在线观看| 丰满白嫩尤物一区二区| 久久久91精品国产一区二区精品 | 91小视频在线| 久久久国产一区二区三区四区小说| 日韩国产欧美在线视频| 色av综合在线| 专区另类欧美日韩| jvid福利写真一区二区三区| 国产亚洲一二三区| 国产在线看一区| 日韩美女视频在线| 日韩电影免费在线看| 欧美三级蜜桃2在线观看| 亚洲免费看黄网站| 91在线观看高清| 国产精品久久久久三级| 成人激情免费视频| 国产精品福利一区| av在线这里只有精品| 中文字幕在线观看不卡| 成人aa视频在线观看| 中文字幕在线观看一区| 99re这里都是精品| 亚洲视频电影在线| 在线观看区一区二| 一片黄亚洲嫩模| 欧美中文字幕不卡| 五月激情六月综合| 正在播放一区二区| 日韩av中文字幕一区二区| 91精品欧美久久久久久动漫| 午夜精品久久久久久不卡8050| 8x8x8国产精品| 麻豆视频观看网址久久| 久久免费偷拍视频| 成人性生交大片免费看在线播放| 中文字幕精品一区二区精品绿巨人| 成a人片国产精品| 亚洲精品欧美综合四区| 欧美人与z0zoxxxx视频| 91官网在线观看| 亚洲图片欧美综合| 日韩一级大片在线观看| 精品一区二区免费视频| 国产三级精品三级在线专区| 99久久伊人精品| 亚洲1区2区3区4区| www日韩大片| 99久久久无码国产精品| 亚洲香肠在线观看| 精品免费国产二区三区| 成人av在线播放网址| 亚洲电影视频在线| 久久午夜羞羞影院免费观看| av电影在线观看完整版一区二区| 亚洲精品大片www| 日韩视频在线永久播放| 成人免费高清视频| 亚洲成人先锋电影| 久久精品水蜜桃av综合天堂| 色综合天天天天做夜夜夜夜做| 亚洲1区2区3区4区| 国产亚洲一区二区在线观看| 色婷婷综合五月| 麻豆专区一区二区三区四区五区| 中文字幕精品一区| 制服丝袜成人动漫| 成人免费高清在线观看| 日日夜夜一区二区| 亚洲国产精品激情在线观看| 欧美色精品天天在线观看视频| 精品一区二区三区免费视频| 亚洲色图在线播放| 欧美电视剧免费观看| 色综合一个色综合亚洲| 激情综合网av| 亚洲国产精品一区二区久久| 久久美女高清视频| 欧美精选在线播放| jlzzjlzz亚洲女人18| 久久成人av少妇免费| 亚洲影院在线观看| 国产精品素人一区二区| 日韩写真欧美这视频| 国产精品情趣视频| 91精品国产欧美一区二区成人| 成人app在线观看| 国产精品自在在线| 日本 国产 欧美色综合| 亚洲一区二区影院|