亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? hour.rpt

?? 有關(guān)數(shù)字鐘的
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                                  c:\vhdl\digclock\hour.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/20/2008 22:17:06

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HOUR


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

hour      EP1K10TC100-1    2      8      0    0         0  %    18       3  %

User Pins:                 2      8      0  



Project Information                                  c:\vhdl\digclock\hour.rpt

** FILE HIERARCHY **



|lpm_add_sub:103|
|lpm_add_sub:103|addcore:adder|
|lpm_add_sub:103|altshift:result_ext_latency_ffs|
|lpm_add_sub:103|altshift:carry_ext_latency_ffs|
|lpm_add_sub:103|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:125|
|lpm_add_sub:125|addcore:adder|
|lpm_add_sub:125|altshift:result_ext_latency_ffs|
|lpm_add_sub:125|altshift:carry_ext_latency_ffs|
|lpm_add_sub:125|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         c:\vhdl\digclock\hour.rpt
hour

***** Logic for device 'hour' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | daout4 
    VCCINT | 12                                                    64 | daout7 
    daout1 | 13                   EP1K10TC100-1                    63 | RESERVED 
    daout2 | 14                                                    62 | daout5 
    daout3 | 15                                                    61 | daout6 
    daout0 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V r c G G G R V R R R R R R  
                E E E E E E E E E C N C e l N N N E C E E E E E E  
                S S S S S S S S S C D C s k D D D S C S S S S S S  
                E E E E E E E E E I   _ e     _   E I E E E E E E  
                R R R R R R R R R N   C t     C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                         c:\vhdl\digclock\hour.rpt
hour

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B9       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       2/22(  9%)   
B21      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       3/22( 13%)   
B24      8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    1/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             8/60     ( 13%)
Total logic cells used:                         18/576    (  3%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.33/4    ( 83%)
Total fan-in:                                  60/2304    (  2%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     18
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   8     18/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   8     18/0  



Device-Specific Information:                         c:\vhdl\digclock\hour.rpt
hour

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         c:\vhdl\digclock\hour.rpt
hour

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  16      -     -    B    --     OUTPUT                 0    1    0    0  daout0
  13      -     -    B    --     OUTPUT                 0    1    0    0  daout1
  14      -     -    B    --     OUTPUT                 0    1    0    0  daout2
  15      -     -    B    --     OUTPUT                 0    1    0    0  daout3
  65      -     -    B    --     OUTPUT                 0    1    0    0  daout4
  62      -     -    B    --     OUTPUT                 0    1    0    0  daout5
  61      -     -    B    --     OUTPUT                 0    1    0    0  daout6
  64      -     -    B    --     OUTPUT                 0    1    0    0  daout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         c:\vhdl\digclock\hour.rpt
hour

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6     -    B    24       AND2                0    2    0    3  |LPM_ADD_SUB:103|addcore:adder|:55
   -      5     -    B    24        OR2                0    3    0    4  |LPM_ADD_SUB:103|addcore:adder|:69
   -      5     -    B    09       AND2                0    2    0    1  |LPM_ADD_SUB:125|addcore:adder|:55
   -      4     -    B    09       AND2                0    3    0    2  |LPM_ADD_SUB:125|addcore:adder|:59
   -      2     -    B    09       DFFE   +            0    3    1    1  da23~118 (:71)
   -      8     -    B    09       DFFE   +            0    3    1    2  da22~118 (:72)
   -      6     -    B    09       DFFE   +            0    3    1    3  da21~118 (:73)
   -      1     -    B    09       DFFE   +            0    3    1    4  da20~118 (:74)
   -      5     -    B    21       DFFE   +            0    3    1    2  da13~116 (:75)
   -      2     -    B    24       DFFE   +            0    3    1    3  da12~116 (:76)
   -      1     -    B    24       DFFE   +            0    3    1    2  da11~116 (:77)
   -      7     -    B    24       DFFE   +            0    3    1    3  da10~116 (:78)
   -      4     -    B    21        OR2        !       0    2    0    7  :106
   -      4     -    B    24        OR2        !       0    3    0    3  :109
   -      3     -    B    09        OR2    s           0    4    0    1  ~182~1
   -      7     -    B    09        OR2                0    4    0    5  :182
   -      3     -    B    24        OR2                0    4    0    6  :200
   -      8     -    B    24        OR2        !       0    2    0    1  :216


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register


Device-Specific Information:                         c:\vhdl\digclock\hour.rpt
hour

** FASTTRACK INTERCONNECT UTILIZATION **

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩国产三级| 中文字幕一区三区| 国产精品久久久99| 亚洲国产精品视频| 国产黄色成人av| 91麻豆精品久久久久蜜臀| 国产精品无遮挡| 久久国产三级精品| 欧美伊人久久久久久久久影院| 久久午夜羞羞影院免费观看| 亚洲第一福利一区| 成人精品视频一区二区三区| 精品国产乱码久久久久久影片| 樱桃视频在线观看一区| 国产精品综合网| 欧美大片拔萝卜| 午夜伊人狠狠久久| 成人午夜激情片| 久久久国产精品麻豆| 久久不见久久见中文字幕免费| 欧美日韩一区二区三区不卡| 中文字幕在线不卡视频| 大陆成人av片| 国产午夜精品在线观看| 久久aⅴ国产欧美74aaa| 欧美一区二区精品在线| 五月综合激情婷婷六月色窝| 欧美日韩国产大片| 亚洲成av人在线观看| 在线观看不卡一区| 中文字幕日韩一区二区| av不卡一区二区三区| 国产精品久久久久久久久果冻传媒| 国产一区免费电影| 久久精品在线免费观看| 国产伦精品一区二区三区在线观看| 日韩精品专区在线影院观看| 麻豆免费看一区二区三区| 91精品国产一区二区三区香蕉| 亚洲成人av在线电影| 欧美一区二区视频网站| 久久电影网站中文字幕| 日韩精品一区二区三区四区视频| 卡一卡二国产精品| 国产视频亚洲色图| 国产不卡视频在线观看| 最新高清无码专区| 在线观看视频91| 日韩综合在线视频| 日韩欧美久久久| 国产suv精品一区二区6| 18成人在线视频| 欧美日韩dvd在线观看| 日韩高清在线观看| 久久久夜色精品亚洲| 99久久精品免费看国产| 亚洲午夜精品久久久久久久久| 91麻豆精品国产91久久久久久 | 卡一卡二国产精品| 久久久欧美精品sm网站| 91日韩一区二区三区| 视频在线观看国产精品| 国产婷婷色一区二区三区| 色激情天天射综合网| 美女高潮久久久| 中文字幕在线免费不卡| 在线成人小视频| 国产成人h网站| 亚洲狠狠爱一区二区三区| 欧美不卡在线视频| 色又黄又爽网站www久久| 免费看欧美美女黄的网站| 国产精品欧美久久久久一区二区| 欧美亚洲国产bt| 国产一区二区三区美女| 亚洲成av人片一区二区| 久久久美女毛片| 欧美高清你懂得| jiyouzz国产精品久久| 免费观看一级特黄欧美大片| 亚洲欧美日韩综合aⅴ视频| 日韩欧美一区二区视频| 91精品福利视频| 成人av网站在线| 九九视频精品免费| 亚洲大片精品永久免费| 最新日韩在线视频| 久久久久久久av麻豆果冻| 91麻豆精品国产91久久久| 91色综合久久久久婷婷| 国产成人精品在线看| 麻豆免费精品视频| 亚洲a一区二区| 亚洲免费在线看| 国产午夜亚洲精品午夜鲁丝片| 91精品国产综合久久精品app| 日本高清不卡视频| 成人美女视频在线看| 国产美女精品在线| 免费在线观看视频一区| 亚洲在线免费播放| 综合中文字幕亚洲| 国产精品每日更新| 久久久久久9999| 国产亚洲人成网站| 精品电影一区二区| 日韩免费观看高清完整版| 宅男在线国产精品| 欧美年轻男男videosbes| 91成人免费网站| 欧美综合久久久| 色婷婷av久久久久久久| 91天堂素人约啪| 91麻豆福利精品推荐| 91丨九色丨国产丨porny| 色综合天天综合狠狠| 99re在线视频这里只有精品| 成人少妇影院yyyy| 成人精品视频网站| 99天天综合性| 91电影在线观看| 制服丝袜在线91| 日韩午夜精品电影| 精品久久久久久久一区二区蜜臀| 日韩精品中文字幕在线一区| 久久久一区二区| 国产精品乱码一区二区三区软件| 国产精品大尺度| 有坂深雪av一区二区精品| 午夜精品在线看| 久久99精品久久久久| 国产精品亚洲视频| eeuss影院一区二区三区| 日本二三区不卡| 欧美人体做爰大胆视频| 日韩精品一区二区三区视频在线观看| 精品理论电影在线观看| 久久久久久久久97黄色工厂| √…a在线天堂一区| 亚洲国产一区二区视频| 日韩成人精品在线观看| 粉嫩aⅴ一区二区三区四区| 99国产欧美久久久精品| 欧美日本在线播放| 2023国产精品| 亚洲激情第一区| 国产一区中文字幕| 91丨九色丨黑人外教| 欧美精品乱码久久久久久| 精品精品欲导航| 成人欧美一区二区三区| 日韩av中文字幕一区二区三区| 国产高清精品久久久久| 欧美性感一类影片在线播放| 精品久久久久久亚洲综合网 | 日韩欧美亚洲另类制服综合在线 | 国产福利一区二区三区| 欧美最猛性xxxxx直播| 久久蜜桃av一区精品变态类天堂 | 欧美在线观看18| 欧美一区二区美女| 亚洲女人的天堂| 久久www免费人成看片高清| 色综合视频在线观看| 精品久久久三级丝袜| 亚洲成人动漫在线观看| 成人黄色一级视频| 欧美xxxx在线观看| 亚洲国产日韩在线一区模特| 黄一区二区三区| 欧美日韩久久一区二区| 中文字幕中文字幕一区| 久久国产精品色| 欧美图区在线视频| 中文字幕日韩精品一区| 国产美女一区二区三区| 欧美一区二区三区爱爱| 亚洲一区二区三区四区不卡| 成人免费黄色在线| 欧美精品一区二区高清在线观看| 亚洲在线视频一区| 色综合一个色综合亚洲| 国产精品国产三级国产aⅴ中文| 美腿丝袜亚洲一区| 欧美精品久久99久久在免费线 | 中文字幕成人在线观看| 狠狠色丁香久久婷婷综| 欧美一区二区精品久久911| 亚洲国产裸拍裸体视频在线观看乱了| 国产成人av网站| 国产亚洲欧美色| 国产一区二区调教| 日韩欧美精品在线视频| 日韩精品成人一区二区三区 | 久久综合久久99| 久久成人羞羞网站| 日韩精品一区二区三区四区视频 | 日韩免费电影一区| 乱中年女人伦av一区二区| 日韩视频国产视频|