亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? alert.rpt

?? 有關數字鐘的
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                 c:\vhdl\digclock\alert.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/23/2008 20:29:56

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ALERT


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

alert     EP1K10TC100-1    17     10     0    0         0  %    38       6  %

User Pins:                 17     10     0  



Device-Specific Information:                        c:\vhdl\digclock\alert.rpt
alert

***** Logic for device 'alert' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R   R R R    
                  E E E E   E E   s s s   E E E E   E E   E E E    
                  S S S S   S S V e e e   S S S S   S S   S S S ^  
                  E E E E   E E C c c c   E E E E V E E l E E E D  
                # R R R R   R R C o o o   R R R R C R R a R R R A  
                T V V V V G V V I n n n G V V V V C V V m V V V T  
                C E E E E N E E N d d d N E E E E I E E p E E E A  
                K D D D D D D D T 1 4 0 D D D D D O D D 0 D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | minute1 
  RESERVED |  6                                                    70 | minute4 
   minute5 |  7                                                    69 | minute3 
   minute6 |  8                                                    68 | minute2 
   minute0 |  9                                                    67 | VCCIO 
   minute7 | 10                                                    66 | GND 
       GND | 11                                                    65 | lamp7 
    VCCINT | 12                                                    64 | speak 
     lamp4 | 13                   EP1K10TC100-1                    63 | lamp2 
     lamp6 | 14                                                    62 | lamp8 
     lamp5 | 15                                                    61 | lamp3 
     lamp1 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
   second5 | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | second7 
  RESERVED | 22                                                    54 | ^MSEL0 
   second6 | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V s c s G G R V R R R R R R  
                E E E E E E E E E C N C e l e N N E C E E E E E E  
                S S S S S S S S S C D C c k c D D S C S S S S S S  
                E E E E E E E E E I   _ o s o _   E I E E E E E E  
                R R R R R R R R R N   C n p n C   R O R R R R R R  
                V V V V V V V V V T   K d k d K   V   V V V V V V  
                E E E E E E E E E     L 2   3 L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                        c:\vhdl\digclock\alert.rpt
alert

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       3/ 8( 37%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       8/22( 36%)   
B1       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       9/22( 40%)   
B3       8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    0/2       6/22( 27%)   
B4       8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    0/2       6/22( 27%)   
B5       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       8/22( 36%)   
C7       3/ 8( 37%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       8/22( 36%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            21/60     ( 35%)
Total logic cells used:                         38/576    (  6%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.55/4    ( 88%)
Total fan-in:                                 135/2304    (  5%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                     10
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     38
Total flipflops required:                       10
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        14/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   3   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      3/0  
 B:      8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     32/0  
 C:      0   0   0   0   0   0   3   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      3/0  

Total:   8   0  11   8   8   0   3   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     38/0  



Device-Specific Information:                        c:\vhdl\digclock\alert.rpt
alert

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clkspk
   9      -     -    A    --      INPUT             ^    0    0    0    1  minute0
  71      -     -    A    --      INPUT             ^    0    0    0    1  minute1
  68      -     -    A    --      INPUT             ^    0    0    0    1  minute2
  69      -     -    A    --      INPUT             ^    0    0    0    1  minute3
  70      -     -    A    --      INPUT             ^    0    0    0    1  minute4
   7      -     -    A    --      INPUT             ^    0    0    0    1  minute5
   8      -     -    A    --      INPUT             ^    0    0    0    1  minute6
  10      -     -    A    --      INPUT             ^    0    0    0    1  minute7
  89      -     -    -    --      INPUT             ^    0    0    0    8  second0
  91      -     -    -    --      INPUT             ^    0    0    0    5  second1
  38      -     -    -    --      INPUT             ^    0    0    0   17  second2
  40      -     -    -    --      INPUT             ^    0    0    0    5  second3
  90      -     -    -    --      INPUT             ^    0    0    0    1  second4
  19      -     -    C    --      INPUT             ^    0    0    0    1  second5
  23      -     -    C    --      INPUT             ^    0    0    0    1  second6
  55      -     -    C    --      INPUT             ^    0    0    0    1  second7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                        c:\vhdl\digclock\alert.rpt
alert

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  80      -     -    -    03     OUTPUT                 0    1    0    0  lamp0
  16      -     -    B    --     OUTPUT                 0    1    0    0  lamp1
  63      -     -    B    --     OUTPUT                 0    1    0    0  lamp2
  61      -     -    B    --     OUTPUT                 0    1    0    0  lamp3
  13      -     -    B    --     OUTPUT                 0    1    0    0  lamp4
  15      -     -    B    --     OUTPUT                 0    1    0    0  lamp5
  14      -     -    B    --     OUTPUT                 0    1    0    0  lamp6
  65      -     -    B    --     OUTPUT                 0    1    0    0  lamp7
  62      -     -    B    --     OUTPUT                 0    1    0    0  lamp8
  64      -     -    B    --     OUTPUT                 0    1    0    0  speak


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
...av二区三区久久精品| 成人美女视频在线观看18| 成人精品视频一区| 欧美一区午夜视频在线观看| 亚洲欧美激情视频在线观看一区二区三区| 美日韩黄色大片| 色狠狠综合天天综合综合| 久久色.com| 日本美女视频一区二区| 欧美巨大另类极品videosbest| 国产精品久久久久久久久果冻传媒 | 99re成人精品视频| 精品国产3级a| 麻豆中文一区二区| 欧美久久一二三四区| 亚洲国产一区二区a毛片| 成人av第一页| 中文字幕日韩av资源站| 成人毛片视频在线观看| 国产欧美精品区一区二区三区| 久久国产综合精品| 欧美大肚乱孕交hd孕妇| 免费看黄色91| 欧美成人精品高清在线播放| 美脚の诱脚舐め脚责91| 欧美一区二区三区啪啪| 日韩精品一二三区| 日韩写真欧美这视频| 七七婷婷婷婷精品国产| 欧美一区二区三区精品| 奇米一区二区三区| 久久久亚洲午夜电影| 丁香天五香天堂综合| 中文字幕一区二区三区不卡在线| 99国产精品99久久久久久| 亚洲欧洲制服丝袜| 在线观看国产精品网站| 日韩av一区二区三区| 精品精品欲导航| 国产一区在线精品| 国产精品国产三级国产普通话99| www.66久久| 舔着乳尖日韩一区| 日韩一区二区三区电影在线观看| 九色|91porny| 国产精品色婷婷| 91麻豆视频网站| 亚洲成a人片在线不卡一二三区| 欧美日韩精品一区视频| 裸体歌舞表演一区二区| 久久婷婷成人综合色| 高潮精品一区videoshd| 自拍视频在线观看一区二区| 欧美优质美女网站| 九色综合国产一区二区三区| 欧美激情一区在线观看| 欧美亚洲一区二区在线| 日本中文字幕一区| 久久精品人人做人人爽97| 在线一区二区三区四区| 久久精品国产99国产| 亚洲欧美综合色| 在线观看精品一区| 国产电影一区二区三区| 亚洲一区在线电影| 国产亚洲视频系列| 欧美久久免费观看| 成人app下载| 日本强好片久久久久久aaa| 中文一区一区三区高中清不卡| 在线一区二区视频| 国产精品一级片在线观看| 亚洲综合小说图片| 久久久久久久久久久99999| 91免费观看在线| 国产成人综合在线播放| 亚洲综合在线第一页| 欧美—级在线免费片| 91精品国产麻豆国产自产在线 | 666欧美在线视频| 成人av中文字幕| 国产自产高清不卡| 天堂va蜜桃一区二区三区| 亚洲视频在线观看三级| 久久综合九色综合97婷婷女人| 欧美日韩国产精品成人| av不卡免费在线观看| 国模娜娜一区二区三区| 天天综合色天天综合色h| 亚洲视频在线一区| 日本一区二区三区视频视频| 亚洲精品在线观看网站| 日韩一区二区三区在线| 精品视频在线免费观看| 91啪亚洲精品| 91丨porny丨户外露出| 成人美女视频在线看| 国产成人欧美日韩在线电影| 国产主播一区二区| 久久精品国产**网站演员| 免费在线观看不卡| 亚洲va韩国va欧美va精品| 亚洲一区二区综合| 亚洲精品综合在线| 亚洲另类一区二区| 亚洲欧美激情一区二区| 一区二区三区四区视频精品免费 | 欧美不卡123| 欧美xingq一区二区| 精品日韩欧美在线| 日韩美女一区二区三区四区| 欧美一区二区三区影视| 678五月天丁香亚洲综合网| 欧美精品1区2区3区| 欧美绝品在线观看成人午夜影视| 欧美日韩精品系列| 91精品国产综合久久精品性色| 欧美一区二区三区在线看| 欧美电影免费观看高清完整版| 日韩欧美视频一区| 久久久久亚洲综合| 中文字幕一区二区三区在线观看| 国产精品久久免费看| 亚洲欧美一区二区三区国产精品 | 欧美妇女性影城| 欧美α欧美αv大片| 国产亚洲精品福利| 亚洲美女免费视频| 免费在线观看成人| 国产不卡高清在线观看视频| 99精品热视频| 欧美日韩国产经典色站一区二区三区| 91精品国产综合久久精品性色| 精品国产伦一区二区三区观看体验 | 日本一区免费视频| 亚洲色图在线看| 无码av免费一区二区三区试看 | 国产日韩欧美综合一区| 成人欧美一区二区三区小说 | 亚洲码国产岛国毛片在线| 亚洲成a人片综合在线| 国产一区二三区| 色综合天天综合网国产成人综合天 | 久久成人精品无人区| 成人av在线电影| 欧美福利视频导航| 国产精品婷婷午夜在线观看| 亚洲国产精品嫩草影院| 国产凹凸在线观看一区二区| 在线观看欧美日本| 欧美变态凌虐bdsm| 一区二区三区在线观看欧美 | 国产精品乱人伦一区二区| 亚洲国产一二三| 懂色av中文一区二区三区| 欧美日韩国产影片| 欧美激情一区二区| 美腿丝袜亚洲色图| 欧美在线观看视频一区二区| 欧美极品少妇xxxxⅹ高跟鞋| 日本不卡123| 色综合久久综合| 国产午夜精品福利| 美女国产一区二区| 精品视频在线看| 最新久久zyz资源站| 紧缚奴在线一区二区三区| 欧美优质美女网站| 亚洲色图视频网| 国产精品一二二区| 日韩精品一区二区三区视频| 亚洲精品国产无套在线观| 福利电影一区二区| 欧美变态tickling挠脚心| 日韩综合小视频| 91官网在线观看| 中文字幕日韩一区| 丁香婷婷深情五月亚洲| 久久久久久久国产精品影院| 日韩电影免费一区| 欧美精品第1页| 亚洲成人av福利| 欧美天天综合网| 一区二区三区四区中文字幕| 91丝袜国产在线播放| **性色生活片久久毛片| 成人小视频在线| 国产午夜亚洲精品午夜鲁丝片| 精品一区二区在线观看| 欧美α欧美αv大片| 九九热在线视频观看这里只有精品| 91精品国产综合久久婷婷香蕉| 亚洲a一区二区| 欧美精品免费视频| 日韩高清中文字幕一区| 91精品国产高清一区二区三区蜜臀| 亚洲bt欧美bt精品777| 538在线一区二区精品国产| 日韩精品乱码av一区二区| 3atv在线一区二区三区|