亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pl_cpsk.rpt

?? 描述了DPSK的整個程序
?? RPT
字號:
Project Information                                g:\pingdai\cpsk\pl_cpsk.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 12/04/2006 11:03:07

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PL_CPSK


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

pl_cpsk   EPM7032SLC44-5   3        3        0      5       0           15 %

User Pins:                 3        3        0  



Project Information                                g:\pingdai\cpsk\pl_cpsk.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                g:\pingdai\cpsk\pl_cpsk.rpt

** FILE HIERARCHY **



|lpm_add_sub:63|
|lpm_add_sub:63|addcore:adder|
|lpm_add_sub:63|addcore:adder|addcore:adder0|
|lpm_add_sub:63|altshift:result_ext_latency_ffs|
|lpm_add_sub:63|altshift:carry_ext_latency_ffs|
|lpm_add_sub:63|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:86|
|lpm_add_sub:86|addcore:adder|
|lpm_add_sub:86|addcore:adder|addcore:adder0|
|lpm_add_sub:86|altshift:result_ext_latency_ffs|
|lpm_add_sub:86|altshift:carry_ext_latency_ffs|
|lpm_add_sub:86|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

***** Logic for device 'pl_cpsk' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                                
              E                                
              S                                
              E     s                          
              R     t                          
              V     a  V  G  G  G  c  G        
              E     r  C  N  N  N  l  N  p  p  
              D  x  t  C  D  D  D  k  D  2  1  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | y 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     5/16( 31%)   5/16( 31%)   0/16(  0%)   7/36( 19%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             9/32     ( 28%)
Total logic cells used:                          5/32     ( 15%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    5/32     ( 15%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.20
Total fan-in:                                    21

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                      3
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      5
Total flipflops required:                        5
Total product terms required:                   12
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   4    (1)  (A)      INPUT               0      0   0    0    0    2    2  start
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  x


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  40     18    B         FF   +  t        0      0   0    1    2    2    0  p1 (:10)
  41     17    B         FF   +  t        0      0   0    1    2    2    0  p2 (:11)
  39     19    B         FF   +  t        0      0   0    1    4    1    0  y


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (38)    20    B       DFFE   +  t        0      0   0    1    2    2    1  q1 (:8)
 (37)    21    B       DFFE   +  t        0      0   0    1    1    1    2  q0 (:9)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                   Logic cells placed in LAB 'B'
        +--------- LC18 p1
        | +------- LC17 p2
        | | +----- LC19 y
        | | | +--- LC20 q1
        | | | | +- LC21 q0
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'B'
LC      | | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> * - * - - | - * | <-- p1
LC17 -> - * * - - | - * | <-- p2
LC19 -> - - * - - | - * | <-- y
LC20 -> * * - * - | - * | <-- q1
LC21 -> - - * * * | - * | <-- q0

Pin
43   -> - - - - - | - - | <-- clk
4    -> * * - * * | - * | <-- start
5    -> - - * - - | - * | <-- x


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                       g:\pingdai\cpsk\pl_cpsk.rpt
pl_cpsk

** EQUATIONS **

clk      : INPUT;
start    : INPUT;
x        : INPUT;

-- Node name is 'p1' = 'f1' 
-- Equation name is 'p1', location is LC018, type is output.
 p1      = DFFE( _EQ001 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ001 = !q1 &  start
         #  p1 & !start;

-- Node name is 'p2' = 'f2' 
-- Equation name is 'p2', location is LC017, type is output.
 p2      = DFFE( _EQ002 $  VCC, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ002 = !q1 &  start
         # !p2 & !start;

-- Node name is ':9' = 'q0' 
-- Equation name is 'q0', location is LC021, type is buried.
q0       = DFFE( _EQ003 $  start, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ003 =  q0 &  start;

-- Node name is ':8' = 'q1' 
-- Equation name is 'q1', location is LC020, type is buried.
q1       = DFFE( _EQ004 $  start, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ004 =  q0 &  q1 &  start
         # !q0 & !q1 &  start;

-- Node name is 'y' = ':6' 
-- Equation name is 'y', type is output 
 y       = DFFE( _EQ005 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ005 =  p1 &  q0 &  x
         #  p2 &  q0 & !x
         # !q0 &  y;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                g:\pingdai\cpsk\pl_cpsk.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:01
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:02
   --------------------------             --------
   Total Time                             00:00:03


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,528K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产精品自拍| 欧美视频精品在线| 日本道精品一区二区三区| 欧美一区二区在线免费观看| 国产精品黄色在线观看| 日韩激情一二三区| 色8久久精品久久久久久蜜| 国产亚洲成年网址在线观看| 亚洲成人一二三| 色综合久久九月婷婷色综合| 久久亚洲精精品中文字幕早川悠里| 亚洲综合丁香婷婷六月香| 成人av中文字幕| 国产欧美综合在线观看第十页| 日韩国产欧美一区二区三区| 欧美在线制服丝袜| 亚洲欧美日韩成人高清在线一区| 国产成人精品影视| 精品国免费一区二区三区| 爽好多水快深点欧美视频| 在线观看精品一区| 悠悠色在线精品| 色婷婷久久久久swag精品| 国产精品国产三级国产| 成人爱爱电影网址| 中文字幕乱码久久午夜不卡| 国产成人免费视频一区| 国产欧美视频在线观看| 国产精一品亚洲二区在线视频| 日韩免费观看高清完整版| 久久99久久精品| 久久婷婷成人综合色| 国产精品一级片| 中文字幕乱码亚洲精品一区| 成人午夜av影视| 综合久久久久久久| 色婷婷综合久久久中文字幕| 一区二区欧美视频| 欧美日韩午夜精品| 老司机精品视频导航| 精品久久国产字幕高潮| 国产一区在线不卡| 国产精品污污网站在线观看| 粉嫩av一区二区三区粉嫩| 国产精品久久福利| 91成人免费在线| 日精品一区二区| 2024国产精品视频| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 色999日韩国产欧美一区二区| 亚洲理论在线观看| 91精品国产色综合久久ai换脸| 奇米综合一区二区三区精品视频| 欧美精品一区男女天堂| 成人少妇影院yyyy| 亚洲高清免费视频| 精品国产麻豆免费人成网站| 成人一区在线观看| 亚洲高清在线精品| 久久人人爽爽爽人久久久| 91在线丨porny丨国产| 午夜久久久久久久久 | 在线视频亚洲一区| 麻豆一区二区在线| |精品福利一区二区三区| 欧美日韩国产综合一区二区三区| 精品一区二区三区久久| 亚洲欧美二区三区| 精品国产一区二区三区久久影院| 成人激情黄色小说| 男人的天堂亚洲一区| 日本一区二区三区dvd视频在线| 欧美午夜宅男影院| 国产福利一区二区| 视频一区国产视频| 日韩理论片一区二区| 精品少妇一区二区三区在线播放| 本田岬高潮一区二区三区| 日韩成人免费在线| 亚洲欧美乱综合| 国产日韩精品一区二区三区在线| 欧美中文字幕一二三区视频| 国产成人夜色高潮福利影视| 午夜精品成人在线| 亚洲视频一二区| 久久久精品中文字幕麻豆发布| 欧美日韩免费在线视频| www.亚洲国产| 国产精品一区二区久久不卡| 免费在线观看视频一区| 亚洲午夜电影网| 亚洲日本乱码在线观看| 国产免费观看久久| 久久久久国产一区二区三区四区| 欧美精品在线一区二区三区| 99re热这里只有精品免费视频| 韩国欧美国产一区| 美女看a上一区| 日韩电影在线一区| 亚洲成人动漫av| 亚洲综合999| 亚洲精品国产品国语在线app| 中文字幕第一区综合| 国产午夜三级一区二区三| 精品国产91洋老外米糕| 555www色欧美视频| 91精品国产日韩91久久久久久| 精品视频免费在线| 在线观看成人小视频| 91小视频在线| 欧美亚洲国产一区在线观看网站| 色综合中文字幕国产| 国产精品一二三区| 国产iv一区二区三区| 高清免费成人av| 成人sese在线| 色香蕉成人二区免费| 色偷偷成人一区二区三区91| 色综合久久精品| 欧美日韩精品免费| 日韩免费电影一区| 久久先锋资源网| 国产精品美女久久久久aⅴ | av不卡一区二区三区| 岛国一区二区三区| 色噜噜偷拍精品综合在线| 色国产综合视频| 6080yy午夜一二三区久久| 欧美不卡123| 国产精品剧情在线亚洲| 一区二区三区久久久| 亚洲v日本v欧美v久久精品| 婷婷久久综合九色综合伊人色| 久久精品国产**网站演员| 国产老肥熟一区二区三区| 成人黄色av电影| 欧美三级在线播放| 欧美成人综合网站| 最新热久久免费视频| 亚洲一区影音先锋| 精品一区中文字幕| 成年人国产精品| 欧美福利电影网| 国产欧美日韩在线看| 伊人开心综合网| 老司机精品视频线观看86| 成人av在线一区二区| 欧美精品丝袜久久久中文字幕| 久久免费美女视频| 亚洲国产精品久久一线不卡| 久久精品噜噜噜成人av农村| 成人av在线看| 日韩欧美一区中文| 亚洲人成7777| 久久精品999| 在线观看免费亚洲| 久久久久久久久蜜桃| 亚洲成人一区二区| 成人激情文学综合网| 91精品国产综合久久久久久久| 亚洲国产激情av| 蜜桃视频免费观看一区| 色播五月激情综合网| 久久久久久久综合日本| 婷婷国产在线综合| 日本韩国精品在线| 国产午夜精品一区二区| 视频在线观看91| 日本韩国欧美国产| 国产精品私房写真福利视频| 免费在线观看成人| 欧美日韩精品三区| 亚洲欧美电影院| av中文字幕在线不卡| 精品三级av在线| 蜜桃av一区二区在线观看| 欧美日韩色一区| 亚洲一二三四区不卡| 菠萝蜜视频在线观看一区| 久久久久久久av麻豆果冻| 免费看欧美女人艹b| 欧美日韩精品是欧美日韩精品| 综合电影一区二区三区| 国产精品一区二区在线看| 日韩欧美亚洲一区二区| 五月天婷婷综合| 欧美日韩精品电影| 亚洲观看高清完整版在线观看| 色婷婷av久久久久久久| 国产精品久线在线观看| 丁香婷婷综合五月| 久久久精品国产免费观看同学| 老司机午夜精品99久久| 制服丝袜亚洲网站| 青青草伊人久久| 日韩精品最新网址| 麻豆成人91精品二区三区| 日韩精品一区二区三区在线播放| 日本va欧美va精品发布| 欧美一区二区在线视频|