亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dpsk2.rpt

?? 描述了DPSK的整個程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                  g:\pingdai\dpsk\dpsk2.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 12/04/2006 21:56:37

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

dpsk2     EP1K10TC100-1    3      1      0    0         0  %    21       3  %

User Pins:                 3      1      0  



Project Information                                  g:\pingdai\dpsk\dpsk2.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Project Information                                  g:\pingdai\dpsk\dpsk2.rpt

** FILE HIERARCHY **



|pl_cpsk:1|
|pl_cpsk:1|lpm_add_sub:63|
|pl_cpsk:1|lpm_add_sub:63|addcore:adder|
|pl_cpsk:1|lpm_add_sub:63|altshift:result_ext_latency_ffs|
|pl_cpsk:1|lpm_add_sub:63|altshift:carry_ext_latency_ffs|
|pl_cpsk:1|lpm_add_sub:63|altshift:oflow_ext_latency_ffs|
|pl_cpsk:1|lpm_add_sub:86|
|pl_cpsk:1|lpm_add_sub:86|addcore:adder|
|pl_cpsk:1|lpm_add_sub:86|altshift:result_ext_latency_ffs|
|pl_cpsk:1|lpm_add_sub:86|altshift:carry_ext_latency_ffs|
|pl_cpsk:1|lpm_add_sub:86|altshift:oflow_ext_latency_ffs|
|pl_cpsk2:2|
|pl_cpsk2:2|lpm_add_sub:53|
|pl_cpsk2:2|lpm_add_sub:53|addcore:adder|
|pl_cpsk2:2|lpm_add_sub:53|altshift:result_ext_latency_ffs|
|pl_cpsk2:2|lpm_add_sub:53|altshift:carry_ext_latency_ffs|
|pl_cpsk2:2|lpm_add_sub:53|altshift:oflow_ext_latency_ffs|
|pl_cpsk2:2|lpm_add_sub:91|
|pl_cpsk2:2|lpm_add_sub:91|addcore:adder|
|pl_cpsk2:2|lpm_add_sub:91|altshift:result_ext_latency_ffs|
|pl_cpsk2:2|lpm_add_sub:91|altshift:carry_ext_latency_ffs|
|pl_cpsk2:2|lpm_add_sub:91|altshift:oflow_ext_latency_ffs|
|pl_dpsk:3|
|pl_dpsk:3|lpm_add_sub:78|
|pl_dpsk:3|lpm_add_sub:78|addcore:adder|
|pl_dpsk:3|lpm_add_sub:78|altshift:result_ext_latency_ffs|
|pl_dpsk:3|lpm_add_sub:78|altshift:carry_ext_latency_ffs|
|pl_dpsk:3|lpm_add_sub:78|altshift:oflow_ext_latency_ffs|
|pl_dpsk2:4|
|pl_dpsk2:4|lpm_add_sub:70|
|pl_dpsk2:4|lpm_add_sub:70|addcore:adder|
|pl_dpsk2:4|lpm_add_sub:70|altshift:result_ext_latency_ffs|
|pl_dpsk2:4|lpm_add_sub:70|altshift:carry_ext_latency_ffs|
|pl_dpsk2:4|lpm_add_sub:70|altshift:oflow_ext_latency_ffs|
|nand0_1:5|


Device-Specific Information:                         g:\pingdai\dpsk\dpsk2.rpt
dpsk2

***** Logic for device 'dpsk2' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
         y |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V s c d G G R V R R R R R R  
                E E E E E E E E E C N C t l i N N E C E E E E E E  
                S S S S S S S S S C D C a k n D D S C S S S S S S  
                E E E E E E E E E I   _ r     _   E I E E E E E E  
                R R R R R R R R R N   C t     C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                         g:\pingdai\dpsk\dpsk2.rpt
dpsk2

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A18      5/ 8( 62%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
A23      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       4/22( 18%)   
A24      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             1/60     (  1%)
Total logic cells used:                         21/576    (  3%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.00/4    ( 75%)
Total fan-in:                                  63/2304    (  2%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     21
Total flipflops required:                       16
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   5   0   0   0   0   8   8     21/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   5   0   0   0   0   8   8     21/0  



Device-Specific Information:                         g:\pingdai\dpsk\dpsk2.rpt
dpsk2

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk
  40      -     -    -    --      INPUT             ^    0    0    0    1  din
  38      -     -    -    --      INPUT             ^    0    0    0   14  start


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         g:\pingdai\dpsk\dpsk2.rpt
dpsk2

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   9      -     -    A    --     OUTPUT                 0    1    0    0  y


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         g:\pingdai\dpsk\dpsk2.rpt
dpsk2

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    A    23       DFFE   +            0    2    0    1  |PL_CPSK:1|:6
   -      2     -    A    23       DFFE   +            1    1    0    2  |PL_CPSK:1|q1 (|PL_CPSK:1|:8)
   -      6     -    A    23       DFFE   +            1    0    0    2  |PL_CPSK:1|q0 (|PL_CPSK:1|:9)
   -      3     -    A    23       DFFE   +            1    1    0    1  |PL_CPSK:1|f1 (|PL_CPSK:1|:10)
   -      5     -    A    23       DFFE   +            1    1    0    1  |PL_CPSK:1|f2 (|PL_CPSK:1|:11)
   -      7     -    A    23        OR2                0    3    0    1  |PL_CPSK:1|:224
   -      1     -    A    23       DFFE   +            1    2    0    2  |PL_CPSK2:2|:4
   -      7     -    A    24       DFFE   +            1    2    0    1  |PL_CPSK2:2|q1 (|PL_CPSK2:2|:6)
   -      6     -    A    24       DFFE   +            1    0    0    2  |PL_CPSK2:2|q0 (|PL_CPSK2:2|:7)
   -      2     -    A    24        OR2        !       0    2    0    2  |PL_CPSK2:2|:30
   -      7     -    A    18       DFFE   +            0    3    1    0  |PL_DPSK2:4|:4
   -      2     -    A    18       DFFE   +            1    1    0    1  |PL_DPSK2:4|q1 (|PL_DPSK2:4|:6)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲综合图片区| 欧美日韩国产小视频在线观看| 久久国产精品99精品国产| 亚洲 欧美综合在线网络| 亚洲免费资源在线播放| 亚洲青青青在线视频| 亚洲三级在线观看| 亚洲激情五月婷婷| 亚洲福利电影网| 亚洲成人一二三| 蜜臀久久99精品久久久久宅男| 天天综合日日夜夜精品| 欧美艳星brazzers| 777午夜精品免费视频| 欧美一区二区三区免费大片| 欧美一区二区精品在线| 久久一夜天堂av一区二区三区| 久久精品视频一区二区三区| 国产精品国产三级国产普通话99| 中文字幕中文字幕一区二区| 亚洲色图19p| 日韩激情中文字幕| 精品无人区卡一卡二卡三乱码免费卡| 国产一区二区影院| 成人网在线播放| 欧美在线你懂得| 91麻豆精品91久久久久久清纯 | 91国内精品野花午夜精品 | 久久久精品中文字幕麻豆发布| 久久精品欧美一区二区三区麻豆| 国产精品区一区二区三区| 国产精品欧美极品| 亚洲一区二区三区爽爽爽爽爽| 日韩成人av影视| 国产成人一区二区精品非洲| 一本一道综合狠狠老| 欧美一级日韩不卡播放免费| 久久精品免费在线观看| 亚洲免费在线观看| 麻豆精品视频在线观看免费| 成人丝袜18视频在线观看| 欧美视频在线不卡| www国产成人| 亚洲影视在线播放| 韩国女主播一区| 色屁屁一区二区| 26uuu国产电影一区二区| 亚洲三级电影全部在线观看高清| 日本中文一区二区三区| 成人午夜短视频| 91精品国产欧美一区二区成人| 国产精品嫩草影院com| 亚洲国产精品一区二区久久恐怖片| 国模套图日韩精品一区二区| 欧美性色aⅴ视频一区日韩精品| 久久久精品国产免大香伊| 一区二区三区四区激情 | 日韩欧美中文字幕精品| 中文字幕一区二区日韩精品绯色| 日韩激情中文字幕| 91视频免费观看| 久久先锋影音av| 亚洲va欧美va天堂v国产综合| 福利91精品一区二区三区| 3atv在线一区二区三区| 综合亚洲深深色噜噜狠狠网站| 麻豆成人在线观看| 欧美综合一区二区| 亚洲欧美影音先锋| 韩国精品久久久| 日韩三级中文字幕| 亚洲高清在线精品| 一本色道a无线码一区v| 欧美国产精品久久| 免费欧美日韩国产三级电影| 色8久久精品久久久久久蜜| 久久久久久99久久久精品网站| 日韩av中文字幕一区二区三区| 日本韩国一区二区三区视频| 中文字幕av不卡| 国产精品影视网| 日韩欧美的一区| 免费精品视频在线| 欧美日韩国产精品自在自线| 一区二区三区日韩精品视频| 盗摄精品av一区二区三区| 欧美精品一区二区三区在线 | 欧美老女人第四色| 一区二区三区四区视频精品免费| 99热99精品| 国产精品久久久久一区二区三区共| 极品美女销魂一区二区三区| 日韩欧美中文字幕一区| 奇米影视一区二区三区小说| 欧美日韩一级二级三级| 亚洲小少妇裸体bbw| 在线一区二区三区四区| 亚洲蜜桃精久久久久久久| 97国产精品videossex| 国产精品卡一卡二卡三| 成人av在线资源网| 中文字幕亚洲不卡| 一本一本大道香蕉久在线精品| 亚洲欧美一区二区在线观看| 91一区二区在线| 一区二区三区中文在线| 色婷婷一区二区| 亚洲一区国产视频| 欧美偷拍一区二区| 亚洲午夜三级在线| 6080国产精品一区二区| 青青国产91久久久久久 | 亚洲一级二级三级| 在线观看日韩高清av| 亚洲一区二区五区| 欧美揉bbbbb揉bbbbb| 日本三级亚洲精品| 欧美tickling网站挠脚心| 国内国产精品久久| 国产片一区二区| 91色.com| 五月综合激情网| 日韩欧美一级二级| 国产精品123区| 国产精品国产三级国产普通话99| 色婷婷精品久久二区二区蜜臂av| 亚洲电影一级片| 欧美精品一区二区三区在线| 成人中文字幕合集| 一区二区欧美国产| 欧美一区二区高清| 国产精品一二二区| 一区二区久久久久久| 日韩亚洲欧美高清| 波多野洁衣一区| 亚洲国产精品综合小说图片区| 日韩欧美国产系列| 成人av手机在线观看| 亚洲一本大道在线| 精品三级在线看| 色综合天天性综合| 美女视频网站久久| 国产精品久久久久永久免费观看| 欧美日韩在线观看一区二区| 国内精品国产成人国产三级粉色| 亚洲色图制服诱惑| 日韩欧美一区在线观看| 成人国产视频在线观看| 亚洲国产精品久久久久秋霞影院| 精品国产一区a| 一本到三区不卡视频| 国内精品伊人久久久久av影院| 亚洲女子a中天字幕| 精品黑人一区二区三区久久| 93久久精品日日躁夜夜躁欧美| 麻豆成人久久精品二区三区小说| 亚洲三级视频在线观看| 欧美精品一区男女天堂| 欧美日韩国产a| 成人一区二区视频| 青椒成人免费视频| 一区二区三区日韩精品| 国产香蕉久久精品综合网| 欧美浪妇xxxx高跟鞋交| 成人av中文字幕| 激情深爱一区二区| 亚洲福利电影网| 最新热久久免费视频| 久久午夜羞羞影院免费观看| 欧美片在线播放| 色综合久久综合网欧美综合网 | 欧美成人激情免费网| 色8久久人人97超碰香蕉987| 成人综合日日夜夜| 精品亚洲成a人在线观看| 亚洲国产一区视频| 中文字幕一区二区视频| 精品区一区二区| 欧美精三区欧美精三区| 色综合久久天天综合网| 成人国产一区二区三区精品| 久久精品国产一区二区三| 午夜精品久久久久久久99樱桃| 国产精品福利一区二区三区| 久久一二三国产| 欧美电影免费观看高清完整版在线观看| 91电影在线观看| 日韩黄色在线观看| 国产成人综合网站| 亚洲一区二区三区不卡国产欧美| 2023国产精品视频| 欧美一区三区四区| 在线视频综合导航| 色综合一区二区| 99精品久久久久久| 成人国产在线观看| 成人激情开心网| eeuss鲁片一区二区三区在线观看| 国产一区二区在线观看视频| 九九九精品视频|