亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? pl_cpsk2.rpt

?? 描述了DPSK的整個程序
?? RPT
字號:
Project Information                               g:\pingdai\cpsk\pl_cpsk2.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 12/06/2006 22:18:10

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


PL_CPSK2


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

pl_cpsk2  EPM7032SLC44-5   3        1        0      3       0           9  %

User Pins:                 3        1        0  



Project Information                               g:\pingdai\cpsk\pl_cpsk2.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                               g:\pingdai\cpsk\pl_cpsk2.rpt

** FILE HIERARCHY **



|lpm_add_sub:53|
|lpm_add_sub:53|addcore:adder|
|lpm_add_sub:53|addcore:adder|addcore:adder0|
|lpm_add_sub:53|altshift:result_ext_latency_ffs|
|lpm_add_sub:53|altshift:carry_ext_latency_ffs|
|lpm_add_sub:53|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:91|
|lpm_add_sub:91|addcore:adder|
|lpm_add_sub:91|addcore:adder|addcore:adder0|
|lpm_add_sub:91|altshift:result_ext_latency_ffs|
|lpm_add_sub:91|altshift:carry_ext_latency_ffs|
|lpm_add_sub:91|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

***** Logic for device 'pl_cpsk2' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                             R  
              E                             E  
              S                             S  
              E  s                          E  
              R  t                          R  
              V  a     V  G  G  G  c  G     V  
              E  r     C  N  N  N  l  N     E  
              D  t  x  C  D  D  D  k  D  y  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     3/16( 18%)   3/16( 18%)   0/16(  0%)   5/36( 13%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             7/32     ( 21%)
Total logic cells used:                          3/32     (  9%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    3/32     (  9%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.33
Total fan-in:                                    13

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      3
Total flipflops required:                        3
Total product terms required:                    6
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   5    (2)  (A)      INPUT               0      0   0    0    0    1    2  start
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  x


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    2    3    1    0  y


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (39)    19    B       DFFE   +  t        0      0   0    1    2    1    1  q1 (:6)
 (40)    18    B       DFFE   +  t        0      0   0    1    1    1    2  q0 (:7)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

               Logic cells placed in LAB 'B'
        +----- LC17 y
        | +--- LC19 q1
        | | +- LC18 q0
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'B'
LC      | | | | A B |     Logic cells that feed LAB 'B':
LC17 -> * - - | - * | <-- y
LC19 -> * * - | - * | <-- q1
LC18 -> * * * | - * | <-- q0

Pin
43   -> - - - | - - | <-- clk
5    -> * * * | - * | <-- start
4    -> * - - | - * | <-- x


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                      g:\pingdai\cpsk\pl_cpsk2.rpt
pl_cpsk2

** EQUATIONS **

clk      : INPUT;
start    : INPUT;
x        : INPUT;

-- Node name is ':7' = 'q0' 
-- Equation name is 'q0', location is LC018, type is buried.
q0       = DFFE( _EQ001 $  start, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ001 =  q0 &  start;

-- Node name is ':6' = 'q1' 
-- Equation name is 'q1', location is LC019, type is buried.
q1       = DFFE( _EQ002 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ002 = !q0 &  q1 &  start
         #  q0 & !q1 &  start;

-- Node name is 'y' = ':4' 
-- Equation name is 'y', type is output 
 y       = TFFE( _EQ003, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ003 = !q0 & !q1 &  start &  x & !y
         # !q0 & !q1 &  start & !x &  y;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                               g:\pingdai\cpsk\pl_cpsk2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,914K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲免费观看高清在线观看| 一区二区三区在线影院| 欧美激情一区在线观看| 亚洲一区二三区| 日韩成人精品在线| 国产成人免费视频精品含羞草妖精| 国产露脸91国语对白| 91蜜桃网址入口| 日韩午夜在线观看视频| 国产欧美日韩综合| 丝袜美腿一区二区三区| 国产乱码精品一品二品| 91视频在线观看| 精品精品国产高清a毛片牛牛| 中文字幕欧美激情| 开心九九激情九九欧美日韩精美视频电影| 国产精品性做久久久久久| 色视频欧美一区二区三区| 久久精品日产第一区二区三区高清版| 亚洲色图.com| 成人午夜视频网站| 日韩精品一区二区三区swag| 最新中文字幕一区二区三区| 久久国产精品露脸对白| 欧美性三三影院| 亚洲日本护士毛茸茸| 国产成a人亚洲| 久久久久久久久久久久久久久99 | 午夜精品久久久久久| 精品视频在线免费看| 中文字幕一区二区三| 国产成人av影院| 国产欧美日韩卡一| av一区二区不卡| 国产精品拍天天在线| 国产成人精品一区二区三区网站观看| 日韩欧美一区二区在线视频| 日本aⅴ精品一区二区三区| 91精品黄色片免费大全| 日本视频免费一区| 亚洲精品一区二区三区四区高清 | 欧美日韩精品福利| 日韩av电影天堂| 精品捆绑美女sm三区| 国产一区二区看久久| 中文字幕第一区综合| 99久久夜色精品国产网站| 国产精品福利影院| 欧美日韩一区二区三区免费看| 亚洲国产一区二区三区| 久久嫩草精品久久久久| 成人动漫在线一区| 日日噜噜夜夜狠狠视频欧美人| 欧美一级欧美三级| 北条麻妃国产九九精品视频| 亚洲成人免费观看| 国产日本一区二区| 欧美精品乱码久久久久久按摩| 国产精品资源网| 日本欧美一区二区在线观看| 国产精品青草久久| 精品国产91乱码一区二区三区| zzijzzij亚洲日本少妇熟睡| 日本va欧美va瓶| 亚洲一区二区三区中文字幕在线| 精品国产不卡一区二区三区| 欧美亚洲国产一区二区三区va | 91精品国产综合久久香蕉的特点| 国产99精品视频| 国产精品亚洲人在线观看| 日韩国产精品91| 亚洲成人动漫在线免费观看| 亚洲欧美激情视频在线观看一区二区三区| 日韩欧美高清一区| 欧美一区日本一区韩国一区| 欧美亚日韩国产aⅴ精品中极品| 成人黄色软件下载| 99精品视频中文字幕| 97国产一区二区| 色激情天天射综合网| 日本道精品一区二区三区| 色老汉一区二区三区| 99久久er热在这里只有精品15| 懂色av一区二区夜夜嗨| av一区二区不卡| 99视频一区二区| 欧美日韩一级视频| 日韩欧美国产电影| 欧美激情中文字幕| 亚洲一级电影视频| 激情丁香综合五月| 91在线精品一区二区三区| 欧美性猛交xxxx乱大交退制版| 在线不卡免费av| 久久影院电视剧免费观看| 国产精品国产三级国产a | 欧美大片在线观看一区二区| 国产欧美日韩卡一| 蜜桃精品视频在线| 99久久精品国产观看| 欧美久久婷婷综合色| 国产精品欧美一区二区三区| 亚洲尤物视频在线| 国产麻豆视频一区二区| 欧美精品 国产精品| 18涩涩午夜精品.www| 久久99精品国产麻豆婷婷洗澡| 岛国精品在线播放| 精品国产乱码久久久久久蜜臀| 国产精品成人免费在线| 韩国av一区二区三区| 3751色影院一区二区三区| 亚洲综合一区二区三区| 一本色道久久综合亚洲aⅴ蜜桃| 欧美一区二区三区电影| 天天操天天综合网| 欧美日韩中文字幕精品| 亚洲制服丝袜av| 日本丰满少妇一区二区三区| 中文字幕亚洲区| 一本色道久久综合狠狠躁的推荐| 国产精品福利在线播放| 成人av在线播放网址| 国产精品丝袜一区| 91网站在线观看视频| 亚洲综合视频在线| 欧美狂野另类xxxxoooo| 极品少妇一区二区| 亚洲国产精品国自产拍av| av在线不卡免费看| 午夜精品福利在线| 久久综合色8888| 91小视频免费观看| 欧美96一区二区免费视频| 久久免费视频一区| 91麻豆精东视频| 日本中文一区二区三区| 中文字幕欧美三区| 欧美性大战久久| 精久久久久久久久久久| 亚洲视频一二区| 日韩视频免费观看高清完整版 | 亚洲人成小说网站色在线 | 成人激情黄色小说| 国产成人鲁色资源国产91色综| 亚洲自拍偷拍麻豆| 国产三区在线成人av| 欧美日韩五月天| 成人av在线影院| 精品一区二区三区免费| 亚洲午夜久久久久久久久电影院| 欧美一区中文字幕| 91极品美女在线| 国产mv日韩mv欧美| 麻豆中文一区二区| 亚洲午夜精品一区二区三区他趣| 久久亚洲一级片| 69p69国产精品| 欧美日韩国产片| 日本乱人伦aⅴ精品| 不卡的av中国片| 国产精品综合二区| 久久99国产精品久久99| 亚洲高清一区二区三区| 一区二区三区四区高清精品免费观看| 国产人妖乱国产精品人妖| 精品国产不卡一区二区三区| 欧美一区二区在线视频| 欧美精品一级二级三级| 7777精品伊人久久久大香线蕉 | 中文字幕一区二区三区四区 | 欧美一区二区在线视频| 91精品午夜视频| 日韩欧美国产一区二区三区 | 成人午夜电影久久影院| 国产成人亚洲精品青草天美| 国产剧情一区二区| 91在线视频观看| 91精品麻豆日日躁夜夜躁| 精品奇米国产一区二区三区| 久久久精品2019中文字幕之3| 久久女同精品一区二区| 国产精品久久久久影院老司| 中文字幕中文字幕中文字幕亚洲无线| 综合激情成人伊人| 日韩激情av在线| 狠狠网亚洲精品| 欧美三级电影在线观看| 日韩欧美视频在线| 亚洲另类在线一区| 美女一区二区视频| 不卡av在线网| 精品国产欧美一区二区| 亚洲免费观看高清完整版在线 | 韩国成人在线视频| 欧美日韩国产小视频| 国产清纯白嫩初高生在线观看91 | 99久久精品费精品国产一区二区| 欧美日韩日本视频| 中文字幕亚洲欧美在线不卡|