亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? gdppc440etx.c

?? uboot200903最新版本的通用uboot
?? C
字號:
/* * (C) Copyright 2008 * Dirk Eibach,  Guntermann & Drunck GmbH, eibach@gdsys.de * * Based on board/amcc/yosemite/yosemite.c * (C) Copyright 2006-2007 * Stefan Roese, DENX Software Engineering, sr@denx.de. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <ppc4xx.h>#include <asm/processor.h>#include <asm/io.h>DECLARE_GLOBAL_DATA_PTR;/* info for FLASH chips */extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];int board_early_init_f(void){	register uint reg;	/*	 * Setup the external bus controller/chip selects	 */	mfebc(xbcfg, reg);	mtebc(xbcfg, reg | 0x04000000);		/* Set ATC */	/*	 * Setup the GPIO pins	 */	/* setup Address lines for flash size 64Meg. */	out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x54000000);	out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x54000000);	out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x54000000);	/* setup emac */	out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);	out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);	out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);	out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);	out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);	/* UART0 and UART1*/	out32(GPIO1_TCR, in32(GPIO1_TCR)     | 0x16000000);	out32(GPIO1_OSRL, in32(GPIO1_OSRL)   | 0x02180000);	out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00400000);	out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x04010000);	/* disable boot-eeprom WP */	out32(GPIO0_OSRL, in32(GPIO0_OSRL) & ~0x00C00000);	out32(GPIO0_TSRL, in32(GPIO0_TSRL) & ~0x00C00000);	out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) & ~0x00C00000);	out32(GPIO0_TCR, in32(GPIO0_TCR) | 0x08000000);	out32(GPIO0_OR, in32(GPIO0_OR) & ~0x08000000);	/* external interrupts IRQ0...3 */	out32(GPIO1_TCR, in32(GPIO1_TCR) & ~0x00f00000);	out32(GPIO1_TSRL, in32(GPIO1_TSRL) & ~0x00005500);	out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00005500);	/*	 * Setup the interrupt controller polarities, triggers, etc.	 */	mtdcr(uic0sr, 0xffffffff);	/* clear all */	mtdcr(uic0er, 0x00000000);	/* disable all */	mtdcr(uic0cr, 0x00000009);	/* ATI & UIC1 crit are critical */	mtdcr(uic0pr, 0xfffffe13);	/* per ref-board manual */	mtdcr(uic0tr, 0x01c00008);	/* per ref-board manual */	mtdcr(uic0vr, 0x00000001);	/* int31 highest, base=0x000 */	mtdcr(uic0sr, 0xffffffff);	/* clear all */	mtdcr(uic1sr, 0xffffffff);	/* clear all */	mtdcr(uic1er, 0x00000000);	/* disable all */	mtdcr(uic1cr, 0x00000000);	/* all non-critical */	mtdcr(uic1pr, 0xffffe0ff);	/* per ref-board manual */	mtdcr(uic1tr, 0x00ffc000);	/* per ref-board manual */	mtdcr(uic1vr, 0x00000001);	/* int31 highest, base=0x000 */	mtdcr(uic1sr, 0xffffffff);	/* clear all */	/*	 * Setup other serial configuration	 */	mfsdr(sdr_pci0, reg);	mtsdr(sdr_pci0, 0x80000000 | reg);	/* PCI arbiter enabled */	mtsdr(sdr_pfc0, 0x00003e00);	/* Pin function */	mtsdr(sdr_pfc1, 0x00048000);	/* Pin function: UART0 has 4 pins */	return 0;}int misc_init_r(void){	uint pbcr;	int size_val;	uint sz;	/* Re-do sizing to get full correct info */	mfebc(pb0cr, pbcr);	if (gd->bd->bi_flashsize > 0x08000000)		panic("Max. flash banksize is 128 MB!\n");	for (sz = gd->bd->bi_flashsize, size_val = 7;	    ((sz & 0x08000000) == 0) && (size_val > 0); --size_val)		sz <<= 1;	pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);	mtebc(pb0cr, pbcr);	/* adjust flash start and offset */	gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;	gd->bd->bi_flashoffset = 0;	/* Monitor protection ON by default */	(void)flash_protect(FLAG_PROTECT_SET,			    -CONFIG_SYS_MONITOR_LEN,			    0xffffffff,			    &flash_info[0]);	return 0;}int checkboard(void){	char *s = getenv("serial#");	printf("Board: GDPPC440ETX - G&D PPC440EP/GR ETX-module");	if (s != NULL) {		puts(", serial# ");		puts(s);	}	putc('\n');	return 0;}/* * pci_pre_init * * This routine is called just prior to registering the hose and gives * the board the opportunity to check things. Returning a value of zero * indicates that things are bad & PCI initialization should be aborted. * *	Different boards may wish to customize the pci controller structure *	(add regions, override default access routines, etc) or perform *	certain pre-initialization actions. * */#if defined(CONFIG_PCI)int pci_pre_init(struct pci_controller *hose){	unsigned long addr;	/*	 * Set priority for all PLB3 devices to 0.	 * Set PLB3 arbiter to fair mode.	 */	mfsdr(sdr_amp1, addr);	mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);	addr = mfdcr(plb3_acr);	mtdcr(plb3_acr, addr | 0x80000000);	/*	 * Set priority for all PLB4 devices to 0.	 */	mfsdr(sdr_amp0, addr);	mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);	addr = mfdcr(plb4_acr) | 0xa0000000;	/* Was 0x8---- */	mtdcr(plb4_acr, addr);	/*	 * Set Nebula PLB4 arbiter to fair mode.	 */	/* Segment0 */	addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;	addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;	addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;	addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;	mtdcr(plb0_acr, addr);	/* Segment1 */	addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;	addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;	addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;	addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;	mtdcr(plb1_acr, addr);	/* enable 66 MHz ext. Clock */	out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x00008000);	out32(GPIO1_OR, in32(GPIO1_OR) | 0x00008000);	return 1;}#endif	/* defined(CONFIG_PCI) *//* * pci_target_init * * The bootstrap configuration provides default settings for the pci * inbound map (PIM). But the bootstrap config choices are limited and * may not be sufficient for a given board. * */#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)void pci_target_init(struct pci_controller *hose){	/*	 * Set up Direct MMIO registers	 */	/*	 * PowerPC440 EP PCI Master configuration.	 * Map one 1Gig range of PLB/processor addresses to PCI memory space.	 *       PLB address 0xA0000000-0xDFFFFFFF	 *   ==> PCI address 0xA0000000-0xDFFFFFFF	 *   Use byte reversed out routines to handle endianess.	 * Make this region non-prefetchable.	 */	out32r(PCIX0_PMM0MA, 0x00000000); 	/* disabled b4 setting */	out32r(PCIX0_PMM0LA, CONFIG_SYS_PCI_MEMBASE);	out32r(PCIX0_PMM0PCILA, CONFIG_SYS_PCI_MEMBASE);	out32r(PCIX0_PMM0PCIHA, 0x00000000);	out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M, no prefetch, enable region */	out32r(PCIX0_PMM1MA, 0x00000000);	/* disabled b4 setting */	out32r(PCIX0_PMM1LA, CONFIG_SYS_PCI_MEMBASE2);	out32r(PCIX0_PMM1PCILA, CONFIG_SYS_PCI_MEMBASE2);	out32r(PCIX0_PMM1PCIHA, 0x00000000);	out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M, no prefetch, enable region */	out32r(PCIX0_PTM1MS, 0x00000001);	out32r(PCIX0_PTM1LA, 0);	out32r(PCIX0_PTM2MS, 0);	out32r(PCIX0_PTM2LA, 0);	/*	 * Set up Configuration registers	 */	/* Program the board's subsystem id/vendor id */	pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,			      CONFIG_SYS_PCI_SUBSYS_VENDORID);	pci_write_config_word(0, PCI_SUBSYSTEM_ID, CONFIG_SYS_PCI_SUBSYS_ID);	/* Configure command register as bus master */	pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);	/* 240nS PCI clock */	pci_write_config_word(0, PCI_LATENCY_TIMER, 1);	/* No error reporting */	pci_write_config_word(0, PCI_ERREN, 0);	pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);}#endif	/* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) *//* *  pci_master_init * */#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT)void pci_master_init(struct pci_controller *hose){	unsigned short temp_short;	/*	 * Write the PowerPC440 EP PCI Configuration regs.	 *   Enable PowerPC440 EP to be a master on the PCI bus (PMM).	 *   Enable PowerPC440 EP to act as a PCI memory target (PTM).	 */	pci_read_config_word(0, PCI_COMMAND, &temp_short);	pci_write_config_word(0, PCI_COMMAND,			      temp_short | PCI_COMMAND_MASTER |			      PCI_COMMAND_MEMORY);}#endif	/* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT) *//* *  is_pci_host * *	This routine is called to determine if a pci scan should be *	performed. With various hardware environments (especially cPCI and *	PPMC) it's insufficient to depend on the state of the arbiter enable *	bit in the strap register, or generic host/adapter assumptions. * *	Rather than hard-code a bad assumption in the general 440 code, the *	440 pci code requires the board to decide at runtime. * *	Return 0 for adapter mode, non-zero for host (monarch) mode. * * */#if defined(CONFIG_PCI)int is_pci_host(struct pci_controller *hose){	return 1;}#endif	/* defined(CONFIG_PCI) */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国内国产精品久久| 国产一区二区视频在线| 麻豆精品在线看| 99精品久久只有精品| 91精品国产高清一区二区三区| 久久久久九九视频| 亚洲大片免费看| 成人国产亚洲欧美成人综合网| 欧美日本免费一区二区三区| 国产精品天美传媒| 久久99最新地址| 欧美日韩一区成人| 亚洲婷婷综合色高清在线| 麻豆精品国产传媒mv男同| 欧美图区在线视频| 国产精品的网站| 狠狠色丁香久久婷婷综合丁香| 日本二三区不卡| 国产精品狼人久久影院观看方式| 老司机午夜精品| 欧美日韩一二三| 一区二区三区在线影院| 成人av影院在线| 久久久久国产精品麻豆| 久久精品国产亚洲一区二区三区| 欧美久久久一区| 亚洲伊人色欲综合网| 色先锋aa成人| 亚洲人成网站影音先锋播放| 大陆成人av片| 中文字幕中文字幕在线一区| 国产寡妇亲子伦一区二区| 精品对白一区国产伦| 美国十次了思思久久精品导航| 欧美日韩国产一二三| 亚洲.国产.中文慕字在线| 91九色最新地址| 亚洲精品国产a久久久久久| 一本色道亚洲精品aⅴ| 亚洲三级在线免费观看| 色呦呦日韩精品| 亚洲国产精品尤物yw在线观看| 91福利资源站| 亚洲6080在线| 精品国产乱码久久久久久1区2区| 久久精品国产久精国产爱| 欧美一区二区三区四区视频| 蜜臂av日日欢夜夜爽一区| 精品国精品自拍自在线| 国产精品白丝jk黑袜喷水| 久久久午夜电影| 不卡视频一二三| 亚洲自拍欧美精品| 91精品国产入口在线| 激情五月播播久久久精品| 久久久精品免费网站| 9久草视频在线视频精品| 亚洲精品高清在线| 欧美高清视频在线高清观看mv色露露十八 | 欧美日韩国产成人在线91| 日本在线播放一区二区三区| 欧美精品一区二区三区很污很色的| 国产一区二区按摩在线观看| 国产精品国产三级国产aⅴ无密码| 99精品一区二区| 午夜精品福利在线| 久久久不卡影院| 91国偷自产一区二区开放时间 | 一区二区三区精品视频| 91精品综合久久久久久| 成人手机在线视频| 天使萌一区二区三区免费观看| 精品国产乱码久久久久久夜甘婷婷 | 91成人国产精品| 蜜桃在线一区二区三区| 国产精品白丝在线| 日韩免费电影网站| 色婷婷av一区二区三区gif | 97成人超碰视| 秋霞电影网一区二区| 国产精品欧美极品| 欧美一区二区国产| 色综合一个色综合| 蜜桃视频第一区免费观看| 亚洲欧洲日韩综合一区二区| 欧美电影免费观看高清完整版在线观看| 成人夜色视频网站在线观看| 免费欧美高清视频| 一区二区三区中文字幕电影| 中文在线免费一区三区高中清不卡| 欧美日韩亚洲高清一区二区| 成人白浆超碰人人人人| 99精品欧美一区二区三区综合在线| 日日摸夜夜添夜夜添国产精品| 国产精品毛片无遮挡高清| 精品国产乱码久久久久久蜜臀 | 91丨九色丨黑人外教| 久久国产尿小便嘘嘘尿| 亚洲影院免费观看| 亚洲乱码国产乱码精品精可以看| 久久久精品国产免费观看同学| 欧美卡1卡2卡| 欧美日韩一区二区三区不卡| 色综合天天综合在线视频| youjizz国产精品| 国产精品99久久久久久宅男| 精品一区二区影视| 毛片av一区二区| 奇米色777欧美一区二区| 亚洲二区在线观看| 亚洲午夜一区二区| 伊人一区二区三区| 一区二区三区不卡视频| 亚洲欧美一区二区久久| 亚洲欧美综合在线精品| 国产精品福利av| 国产精品超碰97尤物18| 国产精品女主播av| 国产精品久久国产精麻豆99网站| 日本一区二区三区dvd视频在线| ww亚洲ww在线观看国产| 久久久久久久久岛国免费| 国产日产欧美一区二区视频| 亚洲国产精华液网站w| 国产精品国模大尺度视频| 中文字幕一区免费在线观看| 亚洲欧美韩国综合色| 一片黄亚洲嫩模| 天堂一区二区在线| 久久国产婷婷国产香蕉| 麻豆精品新av中文字幕| 国产九色sp调教91| 成人美女视频在线观看18| 91在线视频免费91| 欧美日韩免费电影| 日韩女优制服丝袜电影| 久久精品免费在线观看| 中文字幕一区二区三区在线不卡| 亚洲日穴在线视频| 亚洲图片有声小说| 国内久久精品视频| 成人一区二区三区中文字幕| 在线免费不卡视频| 日韩免费看网站| 国产精品久久久久久久蜜臀| 亚洲一区二区三区中文字幕| 日本 国产 欧美色综合| 国产999精品久久| 欧美午夜精品久久久久久超碰| 88在线观看91蜜桃国自产| 久久综合久久综合久久| 专区另类欧美日韩| 久久精品国产秦先生| 91色乱码一区二区三区| 欧美一区二区网站| 国产精品不卡一区二区三区| 日韩电影一区二区三区四区| 大胆亚洲人体视频| 日韩一级大片在线| 亚洲日本乱码在线观看| 91视频xxxx| 久久综合视频网| 亚洲一区中文在线| 国产高清成人在线| 69堂国产成人免费视频| 国产精品青草久久| 青青草国产成人av片免费| 一本大道久久a久久综合| 精品国产一区二区精华| 亚洲美女少妇撒尿| 丁香天五香天堂综合| 在线不卡免费av| 亚洲欧美日韩一区二区三区在线观看| 免费观看成人av| 欧美在线一区二区三区| 日本一区二区三区在线不卡 | 一区二区三区在线视频免费| 国产盗摄一区二区| 欧美大片顶级少妇| 亚洲午夜免费福利视频| a4yy欧美一区二区三区| 欧美精彩视频一区二区三区| 日本欧美一区二区在线观看| 91国偷自产一区二区开放时间 | 久久99最新地址| 欧美日韩高清一区二区不卡| 亚洲色图另类专区| 99在线精品观看| 国产精品久久久久影院老司 | 麻豆91在线看| 欧美精品第一页| 亚洲一二三区视频在线观看| 99精品视频一区二区| 国产精品欧美一区二区三区| 丁香天五香天堂综合| 久久久久综合网| 国产激情偷乱视频一区二区三区| 欧美mv和日韩mv的网站| 蜜桃av一区二区三区电影| 日韩免费高清av|