亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? bcu.h

?? 這是一個嵌入式系統的ucos-ii的移植程序。
?? H
字號:
/************************************************************************
 *									*
 *	Copyright (C) SEIKO EPSON CORP. 1999				*
 *									*
 *	File name: bcu.h						*
 *	  This is BCU driver header file.				*
 *									*
 *	Revision history						*
 *		1999.03.11	T.Mineshima	Start.			*
 *		1999.04.22	T.Mineshima	Define Modify.		*
 *									*
 ************************************************************************/

/* Address definition */
#define		BCU_A15_A18_ADDR	0x48120		// Address for area 15-18 BCU register
#define		BCU_A13_A14_ADDR	0x48122		// Address for area 13-14 BCU register
#define		BCU_A11_A12_ADDR	0x48124		// Address for area 11-12 BCU register
#define		BCU_A9_A10_ADDR		0x48126		// Address for area 9-10 BCU register
#define		BCU_A7_A8_ADDR		0x48128		// Address for area 7-8 BCU register
#define		BCU_A4_A5_A6_ADDR	0x4812a		// Address for area 4-6 BCU register
#define		BCU_SWAITE_ADDR		0x4812e		// Address for #WAIT enable, external interface setting, DRAM interface estabishment, refresh setting, DRAM page mode selection, burst ROM mode selection, BCLK output control register
#define		BCU_TBRP_ADDR		0x4812d		// Address for TTBR register write protect
#define		BCU_RASC_ADDR		0x48130		// Address for DRAM RAS, CAS cycle, RAS precharge cycle, successive RAS mode, #CE pin function selection register
#define		BCU_EC_IO_ADDR		0x48132		// Address for area 5-18 endian control and external/internal access control register
#define		BCU_TTBRL_ADDR		0x48134		// Address for trap table base address register (low-order address)
#define		BCU_TTBRH_ADDR		0x48136		// Address for trap table base address register (high-order address)
#define		BCU_RD_AD_ADDR		0x48138		// Address for G/A read signal control register
#define		BCU_BCLKSEL_ADDR	0x4813a		// Address for BCLK selection register


/* Bit field definition */
#define		BCU_boot_16K		0x0000		// Area 10 Boot ROM size 16K
#define		BCU_boot_32K		0x1000		// Area 10 Boot ROM size 32K
#define		BCU_boot_64K		0x2000		// Area 10 Boot ROM size 64K
#define		BCU_boot_128K		0x3000		// Area 10 Boot ROM size 128K
#define		BCU_boot_256K		0x4000		// Area 10 Boot ROM size 256K
#define		BCU_boot_512K		0x5000		// Area 10 Boot ROM size 512K
#define		BCU_boot_1M		0x6000		// Area 10 Boot ROM size 1M
#define		BCU_boot_2M		0x7000		// Area 10 Boot ROM size 2M

#define		BCU_SZH_8		0x4000		// Device size 8 bits (high-order address)
#define		BCU_SZH_16		0x0000		// Device size 16 bits (high-order address)

#define		BCU_SZL_8		0x0040		// Device size 8 bits (low-order address)
#define		BCU_SZL_16		0x0000		// Device size 16 bits (low-order address)

#define		BCU_DFH_35		0x3000		// Output disable delay 3.5 (high-order address)
#define		BCU_DFH_25		0x2000		// Output disable delay 2.5 (high-order address)
#define		BCU_DFH_15		0x1000		// Output disable delay 1.5 (high-order address)
#define		BCU_DFH_05		0x0000		// Output disable delay 0.5 (high-order address)

#define		BCU_DFL_35		0x0030		// Output disable delay 3.5 (low-order address)
#define		BCU_DFL_25		0x0020		// Output disable delay 2.5 (low-order address)
#define		BCU_DFL_15		0x0010		// Output disable delay 1.5 (low-order address)
#define		BCU_DFL_05		0x0000		// Output disable delay 0.5 (low-order address)

#define		BCU_WTH_7		0x0700		// Wait control 7 (high-order address)
#define		BCU_WTH_6		0x0600		// Wait control 6 (high-order address)
#define		BCU_WTH_5		0x0500		// Wait control 5 (high-order address)
#define		BCU_WTH_4		0x0400		// Wait control 4 (high-order address)
#define		BCU_WTH_3		0x0300		// Wait control 3 (high-order address)
#define		BCU_WTH_2		0x0200		// Wait control 2 (high-order address)
#define		BCU_WTH_1		0x0100		// Wait control 1 (high-order address)
#define		BCU_WTH_0		0x0000		// Wait control 0 (high-order address)

#define		BCU_WTL_7		0x0007		// Wait control 7 (low-order address)
#define		BCU_WTL_6		0x0006		// Wait control 6 (low-order address)
#define		BCU_WTL_5		0x0005		// Wait control 5 (low-order address)
#define		BCU_WTL_4		0x0004		// Wait control 4 (low-order address)
#define		BCU_WTL_3		0x0003		// Wait control 3 (low-order address)
#define		BCU_WTL_2		0x0002		// Wait control 2 (low-order address)
#define		BCU_WTL_1		0x0001		// Wait control 1 (low-order address)
#define		BCU_WTL_0		0x0000		// Wait control 0 (low-order address)

#define		BCU_DRAH_USE		0x0100		// Area 14 and area 8 DRAM is used
#define		BCU_DRAH_NOT		0x0000		// Area 14 and area 8 DRAM is not used

#define		BCU_DRAL_USE		0x0080		// Area 13 and area 7 DRAM is used
#define		BCU_DRAL_NOT		0x0000		// Area 13 and area 7 DRAM is not used

#define		BCU_BROH_USE		0x0100		// Area 10 burst ROM is used
#define		BCU_BROH_NOT		0x0000		// area 10 burst ROM is not used

#define		BCU_BROL_USE		0x0080		// Area 9 burst ROM is used
#define		BCU_BROL_NOT		0x0000		// Area 9 burst ROM is not used

#define		BCU_BW_3		0x0600		// Burst ROM burst read cycle wait 3
#define		BCU_BW_2		0x0400		// Burst ROM burst read cycle wait 2
#define		BCU_BW_1		0x0200		// Burst ROM burst read cycle wait 1
#define		BCU_BW_0		0x0000		// Burst ROM burst read cycle wait 0

#define		BCU_RBCLK_HI		0x8000		// BCLK output fixed at high
#define		BCU_RBCLK_ENA		0x0000		// BCLK output enable

#define		BCU_RBST8_8		0x2000		// Burst ROM mode 8
#define		BCU_RBST8_4		0x0000		// Burst ROM mode 4

#define		BCU_REDO_EDO		0x1000		// EDO RAM interface EDO
#define		BCU_REDO_FPAGE		0x0000		// EDO RAM interface fastpage

#define		BCU_RCA_11		0x0C00		// Column address size 11
#define		BCU_RCA_10		0x0800		// Column address size 10
#define		BCU_RCA_9		0x0400		// Column address size 9
#define		BCU_RCA_8		0x0000		// Column address size 8

#define		BCU_RPC2_ENA		0x0200		// Refresh enable
#define		BCU_RPC2_DIS		0x0000		// Refresh disable

#define		BCU_RPC1_SELF		0x0100		// Refresh self-refresh
#define		BCU_RPC1_CBR		0x0000		// Refresh CBR-refresh

#define		BCU_RPC0_2		0x0080		// Refresh RPC delay 2
#define		BCU_RPC0_1		0x0000		// Refresh RPC delay 1

#define		BCU_RRAS_5		0x0060		// Refresh #RAS pulse width 5
#define		BCU_RRAS_4		0x0040		// Refresh #RAS pulse width 4
#define		BCU_RRAS_3		0x0020		// Refresh #RAS pulse width 3
#define		BCU_RRAS_2		0x0000		// Refresh #RAS pulse width 2

#define		BCU_S2WE_2WE		0x0010		// DRAM interface selection 2WE
#define		BCU_S2WE_2CAS		0x0000		// DRAM interface selection 2CAS

#define		BCU_SBUSST_BSL		0x0008		// External interface selection #BSL
#define		BCU_SBUSST_A0		0x0000		// External interface selection A0

#define		BCU_SEMAS_EXIST		0x0004		// External bus master setup existing
#define		BCU_SEMAS_NOT		0x0000		// External bus master setup nonexistent

#define		BCU_SEPD_ENA		0x0002		// External power-down control enabled
#define		BCU_SEPD_DIS		0x0000		// External power-down control disable

#define		BCU_SWAITE_ENA		0x0001		// SRAM #WAIT enable
#define		BCU_SWAITE_DIS		0x0000		// SRAM #WAIT disable

#define		BCU_CEFUNC_COM		0x0400		// #CE pin function selection combination address
#define		BCU_CEFUNC_HI		0x0200		// #CE pin function selection high address
#define		BCU_CEFUNC_NOR		0x0000		// #CE pin function selection normal address

#define		BCU_CRAS_SEQ		0x0100		// RAS mode sequential
#define		BCU_CRAS_NOR		0x0000		// RAS mode normal

#define		BCU_RPRC_4		0x00c0		// DRAM RAS precharge cycle 4
#define		BCU_RPRC_3		0x0080		// DRAM RAS precharge cycle 3
#define		BCU_RPRC_2		0x0040		// DRAM RAS precharge cycle 2
#define		BCU_RPRC_1		0x0000		// DRAM RAS precharge cycle 1

#define		BCU_CAS_4		0x0018		// DRAM CAS cycle 4
#define		BCU_CAS_3		0x0010		// DRAM CAS cycle 3
#define		BCU_CAS_2		0x0008		// DRAM CAS cycle 2
#define		BCU_CAS_1		0x0000		// DRAM CAS cycle 1

#define		BCU_RAS_4		0x0003		// DRAM RAS cycle 4
#define		BCU_RAS_3		0x0002		// DRAM RAS cycle 3
#define		BCU_RAS_2		0x0001		// DRAM RAS cycle 2
#define		BCU_RAS_1		0x0000		// DRAM RAS cycle 1

#define		BCU_A18IO_INT		0x8000		// Area 18,17 internal access
#define		BCU_A16IO_INT		0x4000		// Area 16,15 internal access
#define		BCU_A14IO_INT		0x2000		// Area 14,13 internal access
#define		BCU_A12IO_INT		0x1000		// Area 12,11 internal access
#define		BCU_A8IO_INT		0x0400		// Area 8,7 internal access
#define		BCU_A6IO_INT		0x0200		// Area 6 internal access
#define		BCU_A5IO_INT		0x0100		// Area 5,4 internal access

#define		BCU_A18EC_BIG		0x0080		// Area 18,17 internal access
#define		BCU_A16EC_BIG		0x0040		// Area 16,15 internal access
#define		BCU_A14EC_BIG		0x0020		// Area 14,13 internal access
#define		BCU_A12EC_BIG		0x0010		// Area 12,11 internal access
#define		BCU_A10EC_BIG		0x0008		// Area 10,9 internal access
#define		BCU_A8EC_BIG		0x0004		// Area 8,7 internal access
#define		BCU_A6EC_BIG		0x0002		// Area 6 internal access
#define		BCU_A5EC_BIG		0x0001		// Area 5,4 internal access

#define		BCU_A18AS_ENA		0x8000		// Area 18,17 address strobe
#define		BCU_A16AS_ENA		0x4000		// Area 16,15 address strobe
#define		BCU_A14AS_ENA		0x2000		// Area 14,13 address strobe
#define		BCU_A12AS_ENA		0x1000		// Area 12,11 address strobe
#define		BCU_A8AS_ENA		0x0400		// Area 8,7 address strobe
#define		BCU_A6AS_ENA		0x0200		// Area 6 address strobe
#define		BCU_A5AS_ENA		0x0100		// Area 5,4 address strobe

#define		BCU_A18RD_ENA		0x0080		// Area 18,17 read signal
#define		BCU_A16RD_ENA		0x0040		// Area 16,15 read signal
#define		BCU_A14RD_ENA		0x0020		// Area 14,13 read signal
#define		BCU_A12RD_ENA		0x0010		// Area 12,11 read signal
#define		BCU_A8RD_ENA		0x0004		// Area 8,7 read signal
#define		BCU_A6RD_ENA		0x0002		// Area 6 read signal
#define		BCU_A5RD_ENA		0x0001		// Area 5,4 read signal

#define		BCU_BCLKSEL_PLL		0x0003		// PLL CLK
#define		BCU_BCLKSEL_OSC3	0x0002		// OSC3 CLK
#define		BCU_BCLKSEL_BCU		0x0001		// BCU CLK
#define		BCU_BCLKSEL_CPU		0x0000		// CPU CLK

#define		BCU_A1X1MD		0x0008		// Area1 access speed:2 cycles

#define		BCU_TBRP_WR		0x5900		// Trap table base address register write enable


// Memory start address
#define		BCU_AREA4_ADDR		0x0100000	// Area 4 memory start address
#define		BCU_AREA5_ADDR		0x0200000	// Area 5 memory start address
#define		BCU_AREA6_ADDR		0x0300000	// Area 6 memory start address
#define		BCU_AREA7_ADDR		0x0400000	// Area 7 memory start address
#define		BCU_AREA8_ADDR		0x0600000	// Area 8 memory start address
#define		BCU_AREA9_ADDR		0x0800000	// Area 9 memory start address
#define		BCU_AREA10_ADDR		0x0c00000	// Area 10 memory start address
#define		BCU_AREA11_ADDR		0x1000000	// Area 11 memory start address
#define		BCU_AREA12_ADDR		0x1800000	// Area 12 memory start address
#define		BCU_AREA13_ADDR		0x2000000	// Area 13 memory start address
#define		BCU_AREA14_ADDR		0x3000000	// Area 14 memory start address
#define		BCU_AREA15_ADDR		0x4000000	// Area 15 memory start address
#define		BCU_AREA16_ADDR		0x6000000	// Area 16 memory start address
#define		BCU_AREA17_ADDR		0x8000000	// Area 17 memory start address
#define		BCU_AREA18_ADDR		0xc000000	// Area 18 memory start address

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久成人羞羞网站| 国产精品久久久久久久岛一牛影视| 日韩欧美第一区| 久久久久久久久久看片| 国产精品国产a级| 亚洲小说欧美激情另类| 久久国产精品色| 99在线视频精品| 欧美三区免费完整视频在线观看| 日韩欧美www| 亚洲欧美一区二区视频| 亚洲一区在线视频| 九色综合国产一区二区三区| 99精品视频一区| 欧美精品第1页| 国产亚洲精品aa午夜观看| 亚洲一区在线看| 国产精品69久久久久水密桃| 欧美亚洲一区二区在线| 久久日韩粉嫩一区二区三区| 亚洲精品欧美二区三区中文字幕| 蜜桃视频一区二区| 91老师片黄在线观看| 日韩精品一区二区三区中文精品| 自拍偷自拍亚洲精品播放| 麻豆国产精品777777在线| 色综合激情五月| 26uuuu精品一区二区| 亚洲成人av一区二区三区| 丁香天五香天堂综合| 91精品国产综合久久婷婷香蕉| 国产精品三级视频| 免费三级欧美电影| 色婷婷精品大视频在线蜜桃视频| 久久婷婷色综合| 亚洲va欧美va天堂v国产综合| 国产凹凸在线观看一区二区| 3d成人动漫网站| 亚洲精选免费视频| 高清成人在线观看| 日韩免费一区二区| 天天爽夜夜爽夜夜爽精品视频| 成人sese在线| 久久久99久久| 蜜乳av一区二区三区| 欧美日韩视频不卡| 亚洲丝袜自拍清纯另类| 成人综合在线观看| 久久综合狠狠综合久久综合88| 日韩国产欧美一区二区三区| 色综合久久久久| 欧美国产精品一区| 国产美女久久久久| 日韩一级完整毛片| 全部av―极品视觉盛宴亚洲| 欧美色老头old∨ideo| 最新欧美精品一区二区三区| 成人性生交大片免费看视频在线 | 午夜免费欧美电影| 色综合久久久久综合99| 中文字幕日韩一区| 成人自拍视频在线| 国产免费久久精品| 国产成a人亚洲| 久久精品网站免费观看| 毛片av一区二区| 欧美一区二区福利在线| 日本成人在线网站| 日韩一二三区不卡| 老司机精品视频线观看86| 欧美一区午夜精品| 日韩精品亚洲专区| 日韩一区二区免费视频| 久久国产精品99久久人人澡| 精品国产一区二区三区久久久蜜月 | 激情综合色综合久久综合| 91精品国产综合久久久久久久| 午夜视频在线观看一区| 欧美久久久久久久久中文字幕| 亚洲综合在线免费观看| 欧美日韩中文国产| 亚洲h在线观看| 欧美一区日韩一区| 日本不卡一二三区黄网| 日韩三级在线观看| 国产一区不卡在线| 日本一区二区免费在线| 99这里只有精品| 一区二区三区四区不卡视频| 91国产丝袜在线播放| 亚洲高清免费视频| 欧美精品v国产精品v日韩精品 | 精品粉嫩aⅴ一区二区三区四区| 久久丁香综合五月国产三级网站| 久久噜噜亚洲综合| 国产91精品一区二区麻豆网站| 中文在线免费一区三区高中清不卡 | 欧美精品久久99| 美脚の诱脚舐め脚责91| 久久久久国产精品免费免费搜索| 成人精品亚洲人成在线| 亚洲色图在线看| 欧美男女性生活在线直播观看| 日本大胆欧美人术艺术动态| 久久久久久久久久美女| av中文一区二区三区| 亚洲无人区一区| 欧美xxxxxxxxx| aaa欧美大片| 视频一区视频二区中文字幕| 欧美精品一区二| av电影在线观看一区| 亚洲一区二三区| 日韩欧美你懂的| a4yy欧美一区二区三区| 婷婷国产v国产偷v亚洲高清| 精品国产91久久久久久久妲己 | 亚洲美女精品一区| 91精品久久久久久久久99蜜臂| 国产999精品久久久久久绿帽| 亚洲精品中文在线影院| 日韩亚洲欧美综合| 91美女在线观看| 久草中文综合在线| 亚洲免费视频成人| 26uuu亚洲| 欧美体内she精高潮| 国产在线不卡视频| 亚洲成人一区二区在线观看| 精品国产不卡一区二区三区| 在线观看亚洲a| 国产黄色91视频| 五月激情丁香一区二区三区| 中文av一区二区| 91精品国模一区二区三区| 97久久精品人人做人人爽50路 | 精品国产一区二区亚洲人成毛片| 色乱码一区二区三区88| 国内精品嫩模私拍在线| 亚洲午夜久久久久久久久电影院| 久久婷婷久久一区二区三区| 欧美日韩一区二区三区四区| 国产成人在线色| 日日欢夜夜爽一区| 亚洲视频在线一区| 911精品国产一区二区在线| 婷婷久久综合九色综合伊人色| 国产精品乱码妇女bbbb| 日韩精品中午字幕| 欧美三级电影精品| 91色.com| 成人丝袜18视频在线观看| 久久成人av少妇免费| 性做久久久久久久久| 亚洲欧美乱综合| 欧美极品aⅴ影院| 久久久天堂av| 日韩欧美视频一区| 欧美日韩和欧美的一区二区| 99国产精品国产精品毛片| 国产成人亚洲综合色影视| 免费人成在线不卡| 天堂一区二区在线| 亚洲综合色噜噜狠狠| 亚洲日本va午夜在线电影| 欧美激情一区二区| 久久久蜜桃精品| 精品少妇一区二区三区在线视频| 欧美一区国产二区| 5566中文字幕一区二区电影| 欧美在线制服丝袜| 色天天综合色天天久久| 99久久精品国产毛片| av一本久道久久综合久久鬼色| 国产精品主播直播| 国产又粗又猛又爽又黄91精品| 精品一区二区日韩| 久久成人久久鬼色| 久久99精品网久久| 国产一区二区三区在线观看免费 | 欧美一区二区三区的| 911精品国产一区二区在线| 欧美日韩高清在线播放| 在线免费观看视频一区| 日本乱人伦一区| 在线观看视频一区二区| 日本精品视频一区二区| 色屁屁一区二区| 欧美日韩免费在线视频| 欧美日韩一区成人| 欧美日韩国产在线观看| 色8久久精品久久久久久蜜| 日本不卡一区二区三区| 日本sm残虐另类| 美女网站色91| 极品少妇xxxx精品少妇| 国产精品主播直播| a亚洲天堂av| 欧美视频一区二| 欧美精品日日鲁夜夜添|