亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_receiver.v

?? Uart 串口的verilog實(shí)現(xiàn)已調(diào)試通過(guò)
?? V
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
//////////////////////////////////////////////////////////////////////////                                                              ////////  uart_receiver.v                                             ////////                                                              ////////                                                              ////////  This file is part of the "UART 16550 compatible" project    ////////  http://www.opencores.org/cores/uart16550/                   ////////                                                              ////////  Documentation related to this project:                      ////////  - http://www.opencores.org/cores/uart16550/                 ////////                                                              ////////  Projects compatibility:                                     ////////  - WISHBONE                                                  ////////  RS232 Protocol                                              ////////  16550D uart (mostly supported)                              ////////                                                              ////////  Overview (main Features):                                   ////////  UART core receiver logic                                    ////////                                                              ////////  Known problems (limits):                                    ////////  None known                                                  ////////                                                              ////////  To Do:                                                      ////////  Thourough testing.                                          ////////                                                              ////////  Author(s):                                                  ////////      - gorban@opencores.org                                  ////////      - Jacob Gorban                                          ////////      - Igor Mohor (igorm@opencores.org)                      ////////                                                              ////////  Created:        2001/05/12                                  ////////  Last Updated:   2001/05/17                                  ////////                  (See log for the revision history)          ////////                                                              ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2000, 2001 Authors                             ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE.  See the GNU Lesser General Public License for more //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from http://www.opencores.org/lgpl.shtml                     ////////                                                              ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: uart_receiver.v,v $// Revision 1.31  2004/06/18 14:46:15  tadejm// Brandl Tobias repaired a bug regarding frame error in receiver when brake is received.//// Revision 1.29  2002/07/29 21:16:18  gorban// The uart_defines.v file is included again in sources.//// Revision 1.28  2002/07/22 23:02:23  gorban// Bug Fixes://  * Possible loss of sync and bad reception of stop bit on slow baud rates fixed.//   Problem reported by Kenny.Tung.//  * Bad (or lack of ) loopback handling fixed. Reported by Cherry Withers.//// Improvements://  * Made FIFO's as general inferrable memory where possible.//  So on FPGA they should be inferred as RAM (Distributed RAM on Xilinx).//  This saves about 1/3 of the Slice count and reduces P&R and synthesis times.////  * Added optional baudrate output (baud_o).//  This is identical to BAUDOUT* signal on 16550 chip.//  It outputs 16xbit_clock_rate - the divided clock.//  It's disabled by default. Define UART_HAS_BAUDRATE_OUTPUT to use.//// Revision 1.27  2001/12/30 20:39:13  mohor// More than one character was stored in case of break. End of the break// was not detected correctly.//// Revision 1.26  2001/12/20 13:28:27  mohor// Missing declaration of rf_push_q fixed.//// Revision 1.25  2001/12/20 13:25:46  mohor// rx push changed to be only one cycle wide.//// Revision 1.24  2001/12/19 08:03:34  mohor// Warnings cleared.//// Revision 1.23  2001/12/19 07:33:54  mohor// Synplicity was having troubles with the comment.//// Revision 1.22  2001/12/17 14:46:48  mohor// overrun signal was moved to separate block because many sequential lsr// reads were preventing data from being written to rx fifo.// underrun signal was not used and was removed from the project.//// Revision 1.21  2001/12/13 10:31:16  mohor// timeout irq must be set regardless of the rda irq (rda irq does not reset the// timeout counter).//// Revision 1.20  2001/12/10 19:52:05  gorban// Igor fixed break condition bugs//// Revision 1.19  2001/12/06 14:51:04  gorban// Bug in LSR[0] is fixed.// All WISHBONE signals are now sampled, so another wait-state is introduced on all transfers.//// Revision 1.18  2001/12/03 21:44:29  gorban// Updated specification documentation.// Added full 32-bit data bus interface, now as default.// Address is 5-bit wide in 32-bit data bus mode.// Added wb_sel_i input to the core. It's used in the 32-bit mode.// Added debug interface with two 32-bit read-only registers in 32-bit mode.// Bits 5 and 6 of LSR are now only cleared on TX FIFO write.// My small test bench is modified to work with 32-bit mode.//// Revision 1.17  2001/11/28 19:36:39  gorban// Fixed: timeout and break didn't pay attention to current data format when counting time//// Revision 1.16  2001/11/27 22:17:09  gorban// Fixed bug that prevented synthesis in uart_receiver.v//// Revision 1.15  2001/11/26 21:38:54  gorban// Lots of fixes:// Break condition wasn't handled correctly at all.// LSR bits could lose their values.// LSR value after reset was wrong.// Timing of THRE interrupt signal corrected.// LSR bit 0 timing corrected.//// Revision 1.14  2001/11/10 12:43:21  gorban// Logic Synthesis bugs fixed. Some other minor changes//// Revision 1.13  2001/11/08 14:54:23  mohor// Comments in Slovene language deleted, few small fixes for better work of// old tools. IRQs need to be fix.//// Revision 1.12  2001/11/07 17:51:52  gorban// Heavily rewritten interrupt and LSR subsystems.// Many bugs hopefully squashed.//// Revision 1.11  2001/10/31 15:19:22  gorban// Fixes to break and timeout conditions//// Revision 1.10  2001/10/20 09:58:40  gorban// Small synopsis fixes//// Revision 1.9  2001/08/24 21:01:12  mohor// Things connected to parity changed.// Clock devider changed.//// Revision 1.8  2001/08/23 16:05:05  mohor// Stop bit bug fixed.// Parity bug fixed.// WISHBONE read cycle bug fixed,// OE indicator (Overrun Error) bug fixed.// PE indicator (Parity Error) bug fixed.// Register read bug fixed.//// Revision 1.6  2001/06/23 11:21:48  gorban// DL made 16-bit long. Fixed transmission/reception bugs.//// Revision 1.5  2001/06/02 14:28:14  gorban// Fixed receiver and transmitter. Major bug fixed.//// Revision 1.4  2001/05/31 20:08:01  gorban// FIFO changes and other corrections.//// Revision 1.3  2001/05/27 17:37:49  gorban// Fixed many bugs. Updated spec. Changed FIFO files structure. See CHANGES.txt file.//// Revision 1.2  2001/05/21 19:12:02  gorban// Corrected some Linter messages.//// Revision 1.1  2001/05/17 18:34:18  gorban// First 'stable' release. Should be sythesizable now. Also added new header.//// Revision 1.0  2001-05-17 21:27:11+02  jacob// Initial revision////// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "uart_defines.v"module uart_receiver (clk, wb_rst_i, lcr, rf_pop, srx_pad_i, enable, 	counter_t, rf_count, rf_data_out, rf_error_bit, rf_overrun, rx_reset, lsr_mask, rstate, rf_push_pulse);input				clk;input				wb_rst_i;input	[7:0]	lcr;input				rf_pop;input				srx_pad_i;input				enable;input				rx_reset;input       lsr_mask;output	[9:0]			counter_t;output	[`UART_FIFO_COUNTER_W-1:0]	rf_count;output	[`UART_FIFO_REC_WIDTH-1:0]	rf_data_out;output				rf_overrun;output				rf_error_bit;output [3:0] 		rstate;output 				rf_push_pulse;reg	[3:0]	rstate;reg	[3:0]	rcounter16;reg	[2:0]	rbit_counter;reg	[7:0]	rshift;			// receiver shift registerreg		rparity;		// received parityreg		rparity_error;reg		rframing_error;		// framing error flagreg		rbit_in;reg		rparity_xor;reg	[7:0]	counter_b;	// counts the 0 (low) signalsreg   rf_push_q;// RX FIFO signalsreg	[`UART_FIFO_REC_WIDTH-1:0]	rf_data_in;wire	[`UART_FIFO_REC_WIDTH-1:0]	rf_data_out;wire      rf_push_pulse;reg				rf_push;wire				rf_pop;wire				rf_overrun;wire	[`UART_FIFO_COUNTER_W-1:0]	rf_count;wire				rf_error_bit; // an error (parity or framing) is inside the fifowire 				break_error = (counter_b == 0);

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一级免费观看| 欧美一区二区女人| 欧美日韩在线播放一区| 555夜色666亚洲国产免| 欧美成人aa大片| 中文字幕制服丝袜一区二区三区 | 五月婷婷另类国产| 国精产品一区一区三区mba桃花| 国产不卡免费视频| 欧美主播一区二区三区| 精品免费国产二区三区 | 91麻豆成人久久精品二区三区| 欧美丝袜第三区| 欧美主播一区二区三区美女| 日本一区二区成人| 国产91露脸合集magnet| 顶级嫩模精品视频在线看| 色综合网站在线| 欧美日韩一区中文字幕| 欧美一区二区日韩| 日韩一区二区三免费高清| 久久精品一区四区| 久久精品国产网站| 欧美一区二区三区免费视频| 一区二区视频在线| 91精品国产入口| 不卡视频一二三| 午夜精品视频一区| 国产亚洲欧美在线| 欧美日韩成人一区| 不卡的看片网站| 精品在线播放免费| 亚洲一区二区三区在线看| 久久先锋影音av鲁色资源网| 国产麻豆精品视频| 欧美大片一区二区三区| 午夜精品影院在线观看| 91国偷自产一区二区三区观看 | 欧美日韩国产bt| 亚洲欧洲av色图| 91视频免费观看| 亚洲黄色av一区| 中文字幕在线不卡一区| 一本大道av一区二区在线播放| 日韩欧美一二三四区| 亚洲精品久久7777| 国产成人av电影在线| 日韩欧美亚洲另类制服综合在线| 亚洲综合色噜噜狠狠| 成人va在线观看| 久久久无码精品亚洲日韩按摩| 视频一区视频二区在线观看| 97国产一区二区| 精品三级在线看| 99视频精品全部免费在线| 激情深爱一区二区| 最新热久久免费视频| 精品一区二区三区日韩| 欧美高清视频不卡网| 视频在线在亚洲| 国产精品久99| 91行情网站电视在线观看高清版| 午夜精品久久久久影视| 精品奇米国产一区二区三区| 丁香激情综合国产| 日韩美女视频一区二区在线观看| 亚洲小说春色综合另类电影| 欧美亚洲国产一区二区三区va| 日本vs亚洲vs韩国一区三区二区| 国产午夜亚洲精品理论片色戒| 亚洲婷婷综合久久一本伊一区| 日韩欧美精品在线| 久久久亚洲综合| 国产精品久久久久婷婷二区次| 国产精品每日更新在线播放网址| 亚洲日本va午夜在线影院| **欧美大码日韩| 午夜精品久久久久久久久| 国产九九视频一区二区三区| 99精品一区二区三区| 欧美tickling网站挠脚心| 亚洲欧美国产高清| 国产精品乱码人人做人人爱| 日韩视频在线你懂得| 色婷婷久久99综合精品jk白丝 | 欧美日韩黄视频| 精品中文字幕一区二区小辣椒| 亚洲自拍偷拍av| 国产宾馆实践打屁股91| 国产精品一卡二卡| 国产精品一区二区在线观看网站| 一区二区三区日韩欧美| 精品久久一二三区| 激情成人午夜视频| 中文字幕乱码亚洲精品一区 | 欧美日韩国产三级| 美腿丝袜在线亚洲一区| 久久久久久久久久久久电影| 国产xxx精品视频大全| 国产精品国产精品国产专区不片| 91色视频在线| 日本不卡一区二区三区| 久久综合久久综合久久综合| 成人在线综合网| 亚洲一区av在线| 久久网这里都是精品| 波多野结衣在线一区| 一区二区三区欧美久久| 日韩一二三区视频| 成人18精品视频| 日韩一区欧美二区| 国产拍揄自揄精品视频麻豆| 91久久香蕉国产日韩欧美9色| 五月婷婷综合激情| 中文字幕欧美国产| 欧美撒尿777hd撒尿| 精品一区二区综合| 亚洲男人电影天堂| 欧美精品一区二区三区在线| 99精品在线观看视频| 蜜臀精品一区二区三区在线观看| 国产精品日日摸夜夜摸av| 欧美日韩日日摸| 国产suv精品一区二区6| 亚洲电影视频在线| 国产亚洲一区二区三区| 欧美日韩日日夜夜| 成人精品鲁一区一区二区| 舔着乳尖日韩一区| 国产精品美女久久久久久久久| 欧美精品一二三四| 成人va在线观看| 激情综合网最新| 亚洲一区二区中文在线| 国产色综合一区| 91精品免费观看| 色婷婷综合久久| 国产乱子伦一区二区三区国色天香 | 日韩美女视频一区| 日韩欧美中文字幕精品| 亚洲成人在线观看视频| 国产精品毛片高清在线完整版| 欧美一区二区三区系列电影| 99久久精品一区二区| 久久精品国产精品青草| 亚洲在线中文字幕| 日本一区二区电影| 欧美videossexotv100| 欧美伊人久久大香线蕉综合69| 国产成人亚洲综合a∨猫咪| 日本视频免费一区| 一区二区在线电影| 中文字幕一区二区三区蜜月| 精品国产伦一区二区三区观看体验| 日本韩国精品在线| 精品久久五月天| 91在线小视频| 国产精品欧美一级免费| 国产精品一卡二卡在线观看| 国产精品午夜电影| 欧美变态tickle挠乳网站| 欧美日韩国产综合一区二区| 99久久99久久精品国产片果冻| 国产成人精品综合在线观看| 精品在线免费视频| 喷水一区二区三区| 日韩电影在线观看电影| 亚洲国产精品尤物yw在线观看| 1024成人网| 国产精品福利影院| 国产欧美综合在线观看第十页| 日韩午夜三级在线| 日韩一区二区在线观看视频播放| 欧美色涩在线第一页| 色婷婷综合久久久久中文| 91麻豆成人久久精品二区三区| av爱爱亚洲一区| 99国产欧美久久久精品| 成人动漫在线一区| 97se亚洲国产综合自在线观| 99久久婷婷国产综合精品| 成人app网站| 99v久久综合狠狠综合久久| 波波电影院一区二区三区| 国产不卡高清在线观看视频| 丁香亚洲综合激情啪啪综合| 国产东北露脸精品视频| 国产成人8x视频一区二区| 国产一区二区三区蝌蚪| 国产精选一区二区三区| 国产成人av一区二区| 成人天堂资源www在线| av不卡一区二区三区| 一本大道久久a久久精品综合| 在线观看视频一区二区欧美日韩| 欧美亚洲一区二区在线观看| 精品视频资源站| 欧美一区二区视频在线观看2022| 日韩无一区二区| 久久久久国产精品麻豆ai换脸|