亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sa-1101.h

?? linux和2410結合開發 用他可以生成2410所需的zImage文件
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* * SA-1101.h * * Copyright (c) Peter Danielsson 1999 * * Definition of constants related to the sa1101 * support chip for the sa1100 * *//* Be sure that virtual mapping is defined right */#ifndef __ASM_ARCH_HARDWARE_H#error You must include hardware.h not SA-1101.h#endif#ifndef SA1101_BASE#error You must define SA-1101 physical base address#endif#ifndef LANGUAGE# ifdef __ASSEMBLY__#  define LANGUAGE Assembly# else#  define LANGUAGE C# endif#endif#ifndef SA1101_p2v#define SA1101_p2v(PhAdd)  (PhAdd)#endif#include <asm/arch/bitfield.h>#define C               0#define Assembly        1/* * Memory map */#define __SHMEM_CONTROL0	0x00000000#define __SYSTEM_CONTROL1	0x00000400#define __ARBITER		0x00020000#define __SYSTEM_CONTROL2	0x00040000#define __SYSTEM_CONTROL3	0x00060000#define __PARALLEL_PORT		0x00080000#define __VIDMEM_CONTROL	0x00100000#define __UPDATE_FIFO		0x00120000#define __SHMEM_CONTROL1	0x00140000#define __INTERRUPT_CONTROL	0x00160000#define __USB_CONTROL		0x00180000#define __TRACK_INTERFACE	0x001a0000#define __MOUSE_INTERFACE	0x001b0000#define __KEYPAD_INTERFACE	0x001c0000#define __PCMCIA_INTERFACE	0x001e0000#define	__VGA_CONTROL		0x00200000#define __GPIO_INTERFACE	0x00300000/* * Macro that calculates real address for registers in the SA-1101 */#define _SA1101( x )    ((x) + SA1101_BASE)/* * Interface and shared memory controller registers * * Registers *	SKCR		SA-1101 control register (read/write) *	SMCR		Shared Memory Controller Register *	SNPR		Snoop Register */#define _SKCR		_SA1101( 0x00000000 ) /* SA-1101 Control Reg. */#define _SMCR		_SA1101( 0x00140000 ) /* Shared Mem. Control Reg. */#define _SNPR		_SA1101( 0x00140400 ) /* Snoop Reg. */#if LANGUAGE == C#define SKCR		(*((volatile Word *) SA1101_p2v (_SKCR)))#define SMCR		(*((volatile Word *) SA1101_p2v (_SMCR)))#define SNPR		(*((volatile Word *) SA1101_p2v (_SNPR)))#define SKCR_PLLEn	  0x0001	  /* Enable On-Chip PLL */#define SKCR_BCLKEn	  0x0002	  /* Enables BCLK */#define SKCR_Sleep	  0x0004	  /* Sleep Mode */#define SKCR_IRefEn	  0x0008	  /* DAC Iref input enable */#define SKCR_VCOON	  0x0010	  /* VCO bias */#define SKCR_ScanTestEn	  0x0020	  /* Enables scan test */#define SKCR_ClockTestEn  0x0040	  /* Enables clock test */#define SMCR_DCAC	  Fld(2,0)	  /* Number of column address bits */#define SMCR_DRAC	  Fld(2,2)	  /* Number of row address bits */#define SMCR_ArbiterBias  0x0008	  /* favor video or USB */#define SMCR_TopVidMem	  Fld(4,5)	  /* Top 4 bits of vidmem addr. */#define SMCR_ColAdrBits( x )		  /* col. addr bits 8..11 */ \	(( (x) - 8 ) << FShft (SMCR_DCAC))#define SMCR_RowAdrBits( x )		  /* row addr bits 9..12 */\	(( (x) - 9 ) << FShft (SMCR_DRAC)#define SNPR_VFBstart	  Fld(12,0)	/* Video frame buffer addr */#define SNPR_VFBsize	  Fld(11,12)	/* Video frame buffer size */#define SNPR_WholeBank	  (1 << 23)	/* Whole bank bit */#define SNPR_BankSelect	  Fld(2,27)	/* Bank select */#define SNPR_SnoopEn	  (1 << 31)	/* Enable snoop operation */#define SNPR_Set_VFBsize( x )   /* set frame buffer size (in kb) */ \	( (x) << FShft (SNPR_VFBsize))#define SNPR_Select_Bank(x)     /* select bank 0 or 1 */  \	(( (x) + 1 ) << FShft (SNPR_BankSelect ))#endif /* LANGUAGE == C *//* * Video Memory Controller * * Registers *    VMCCR	Configuration register *    VMCAR	VMC address register *    VMCDR	VMC data register * */#define _VMCCR		_SA1101( 0x00100000 )	/* Configuration register */#define _VMCAR		_SA1101( 0x00101000 )	/* VMC address register */#define _VMCDR		_SA1101( 0x00101400 )	/* VMC data register */#if LANGUAGE == C#define VMCCR		(*((volatile Word *) SA1101_p2v (_VMCCR)))#define VMCAR		(*((volatile Word *) SA1101_p2v (_VMCAR)))#define VMCDR		(*((volatile Word *) SA1101_p2v (_VMCDR)))#define VMCCR_RefreshEn	    0x0000	  /* Enable memory refresh */#define VMCCR_Config	    0x0001	  /* DRAM size */#define VMCCR_RefPeriod	    Fld(2,3)	  /* Refresh period */#define VMCCR_StaleDataWait Fld(4,5)	  /* Stale FIFO data timeout counter */#define VMCCR_SleepState    (1<<9)	  /* State of interface pins in sleep*/#define VMCCR_RefTest	    (1<<10)	  /* refresh test */#define VMCCR_RefLow	    Fld(6,11)	  /* refresh low counter */#define VMCCR_RefHigh	    Fld(7,17)	  /* refresh high counter */#define VMCCR_SDTCTest	    Fld(7,24)	  /* stale data timeout counter */#define VMCCR_ForceSelfRef  (1<<31)	  /* Force self refresh */#endif LANGUAGE == C/* Update FIFO * * Registers *    UFCR	Update FIFO Control Register *    UFSR	Update FIFO Status Register *    UFLVLR	update FIFO level register *    UFDR	update FIFO data register */#define _UFCR	_SA1101(0x00120000)   /* Update FIFO Control Reg. */#define _UFSR	_SA1101(0x00120400)   /* Update FIFO Status Reg. */	#define _UFLVLR	_SA1101(0x00120800)   /* Update FIFO level reg. */#define _UFDR	_SA1101(0x00120c00)   /* Update FIFO data reg. */#if LANGUAGE == C#define UFCR 	(*((volatile Word *) SA1101_p2v (_UFCR)))#define UFSR	(*((volatile Word *) SA1101_p2v (_UFSR)))#define UFLVLR	(*((volatile Word *) SA1101_p2v (_UFLVLR))) #define UFDR	(*((volatile Word *) SA1101_p2v (_UFDR)))#define UFCR_FifoThreshhold	Fld(7,0)	/* Level for FifoGTn flag */#define UFSR_FifoGTnFlag	0x01		/* FifoGTn flag */#define UFSR_FifoEmpty		0x80		/* FIFO is empty */#endif /* LANGUAGE == C *//* System Controller * * Registers *    SKPCR	Power Control Register *    SKCDR	Clock Divider Register *    DACDR1	DAC1 Data register *    DACDR2	DAC2 Data register */#define _SKPCR		_SA1101(0x00000400)#define _SKCDR		_SA1101(0x00040000)#define _DACDR1		_SA1101(0x00060000)#define _DACDR2		_SA1101(0x00060400)#if LANGUAGE == C#define SKPCR 	(*((volatile Word *) SA1101_p2v (_SKPCR)))#define SKCDR	(*((volatile Word *) SA1101_p2v (_SKCDR)))#define DACDR1	(*((volatile Word *) SA1101_p2v (_DACDR1)))#define DACDR2	(*((volatile Word *) SA1101_p2v (_DACDR2)))#define SKPCR_UCLKEn	     0x01    /* USB Enable */#define SKPCR_PCLKEn	     0x02    /* PS/2 Enable */#define SKPCR_ICLKEn	     0x04    /* Interrupt Controller Enable */#define SKPCR_VCLKEn	     0x08    /* Video Controller Enable */#define SKPCR_PICLKEn	     0x10    /* parallel port Enable */#define SKPCR_DCLKEn	     0x20    /* DACs Enable */#define SKPCR_nKPADEn	     0x40    /* Multiplexer */#define SKCDR_PLLMul	     Fld(7,0)	/* PLL Multiplier */#define SKCDR_VCLKEn	     Fld(2,7)	/* Video controller clock divider */#define SKDCR_BCLKEn	     (1<<9)	/* BCLK Divider */#define SKDCR_UTESTCLKEn     (1<<10)	/* Route USB clock during test mode */#define SKDCR_DivRValue	     Fld(6,11)	/* Input clock divider for PLL */#define SKDCR_DivNValue	     Fld(5,17)	/* Output clock divider for PLL */#define SKDCR_PLLRSH	     Fld(3,22)	/* PLL bandwidth control */#define SKDCR_ChargePump     (1<<25)	/* Charge pump control */#define SKDCR_ClkTestMode    (1<<26)	/* Clock output test mode */#define SKDCR_ClkTestEn	     (1<<27)	/* Test clock generator */#define SKDCR_ClkJitterCntl  Fld(3,28)	/* video clock jitter compensation */#define DACDR_DACCount	     Fld(8,0)	/* Count value */#define DACDR1_DACCount	     DACDR_DACCount#define DACDR2_DACCount	     DACDR_DACCount#endif /* LANGUAGE == C *//* * Parallel Port Interface * * Registers *    IEEE_Config	IEEE mode selection and programmable attributes *    IEEE_Control	Controls the states of IEEE port control outputs *    IEEE_Data		Forward transfer data register *    IEEE_Addr		Forward transfer address register *    IEEE_Status	Port IO signal status register *    IEEE_IntStatus	Port interrupts status register *    IEEE_FifoLevels   Rx and Tx FIFO interrupt generation levels *    IEEE_InitTime	Forward timeout counter initial value *    IEEE_TimerStatus	Forward timeout counter current value *    IEEE_FifoReset	Reset forward transfer FIFO *    IEEE_ReloadValue	Counter reload value *    IEEE_TestControl	Control testmode *    IEEE_TestDataIn	Test data register *    IEEE_TestDataInEn	Enable test data *    IEEE_TestCtrlIn	Test control signals *    IEEE_TestCtrlInEn	Enable test control signals *    IEEE_TestDataStat	Current data bus value * *//* * The control registers are defined as offsets from a base address  */ #define _IEEE( x ) _SA1101( (x) + __PARALLEL_PORT )#define _IEEE_Config	    _IEEE( 0x0000 )#define _IEEE_Control	    _IEEE( 0x0400 )#define _IEEE_Data	    _IEEE( 0x4000 )#define _IEEE_Addr	    _IEEE( 0x0800 )#define _IEEE_Status	    _IEEE( 0x0c00 )#define _IEEE_IntStatus	    _IEEE( 0x1000 )#define _IEEE_FifoLevels    _IEEE( 0x1400 )#define _IEEE_InitTime	    _IEEE( 0x1800 )#define _IEEE_TimerStatus   _IEEE( 0x1c00 )#define _IEEE_FifoReset	    _IEEE( 0x2000 )#define _IEEE_ReloadValue   _IEEE( 0x3c00 )#define _IEEE_TestControl   _IEEE( 0x2400 )#define _IEEE_TestDataIn    _IEEE( 0x2800 )#define _IEEE_TestDataInEn  _IEEE( 0x2c00 )#define _IEEE_TestCtrlIn    _IEEE( 0x3000 )#define _IEEE_TestCtrlInEn  _IEEE( 0x3400 )#define _IEEE_TestDataStat  _IEEE( 0x3800 ) #if LANGUAGE == C#define IEEE_Config	    (*((volatile Word *) SA1101_p2v (_IEEE_Config)))#define IEEE_Control	    (*((volatile Word *) SA1101_p2v (_IEEE_Control)))#define IEEE_Data	    (*((volatile Word *) SA1101_p2v (_IEEE_Data)))#define IEEE_Addr	    (*((volatile Word *) SA1101_p2v (_IEEE_Addr)))#define IEEE_Status	    (*((volatile Word *) SA1101_p2v (_IEEE_Status)))#define IEEE_IntStatus	    (*((volatile Word *) SA1101_p2v (_IEEE_IntStatus)))#define IEEE_FifoLevels	    (*((volatile Word *) SA1101_p2v (_IEEE_FifoLevels)))#define IEEE_InitTime	    (*((volatile Word *) SA1101_p2v (_IEEE_InitTime)))#define IEEE_TimerStatus    (*((volatile Word *) SA1101_p2v (_IEEE_TimerStatus)))#define IEEE_FifoReset	    (*((volatile Word *) SA1101_p2v (_IEEE_FifoReset)))#define IEEE_ReloadValue    (*((volatile Word *) SA1101_p2v (_IEEE_ReloadValue)))#define IEEE_TestControl    (*((volatile Word *) SA1101_p2v (_IEEE_TestControl)))#define IEEE_TestDataIn     (*((volatile Word *) SA1101_p2v (_IEEE_TestDataIn)))#define IEEE_TestDataInEn   (*((volatile Word *) SA1101_p2v (_IEEE_TestDataInEn)))#define IEEE_TestCtrlIn     (*((volatile Word *) SA1101_p2v (_IEEE_TestCtrlIn)))#define IEEE_TestCtrlInEn   (*((volatile Word *) SA1101_p2v (_IEEE_TestCtrlInEn)))#define IEEE_TestDataStat   (*((volatile Word *) SA1101_p2v (_IEEE_TestDataStat)))#define IEEE_Config_M	    Fld(3,0)	 /* Mode select */#define IEEE_Config_D	    0x04	 /* FIFO access enable */#define IEEE_Config_B	    0x08	 /* 9-bit word enable */#define IEEE_Config_T	    0x10	 /* Data transfer enable */#define IEEE_Config_A	    0x20	 /* Data transfer direction */#define IEEE_Config_E	    0x40	 /* Timer enable */#define IEEE_Control_A	    0x08	 /* AutoFd output */#define IEEE_Control_E	    0x04	 /* Selectin output */#define IEEE_Control_T	    0x02	 /* Strobe output */#define IEEE_Control_I	    0x01	 /* Port init output */#define IEEE_Data_C	    (1<<31)	 /* Byte count */#define IEEE_Data_Db	    Fld(9,16)	 /* Data byte 2 */#define IEEE_Data_Da	    Fld(9,0)	 /* Data byte 1 */#define IEEE_Addr_A	    Fld(8,0)	 /* forward address transfer byte */#define IEEE_Status_A	    0x0100	 /* nAutoFd port output status */#define IEEE_Status_E	    0x0080	 /* nSelectIn port output status */#define IEEE_Status_T	    0x0040	 /* nStrobe port output status */#define IEEE_Status_I	    0x0020	 /* nInit port output status */#define IEEE_Status_B	    0x0010	 /* Busy port inout status */#define IEEE_Status_S	    0x0008	 /* Select port input status */#define IEEE_Status_K	    0x0004	 /* nAck port input status */#define IEEE_Status_F	    0x0002	 /* nFault port input status */#define IEEE_Status_R	    0x0001	 /* pError port input status */#define IEEE_IntStatus_IntReqDat	 0x0100#define IEEE_IntStatus_IntReqEmp	 0x0080#define IEEE_IntStatus_IntReqInt	 0x0040#define IEEE_IntStatus_IntReqRav	 0x0020#define IEEE_IntStatus_IntReqTim	 0x0010#define IEEE_IntStatus_RevAddrComp	 0x0008#define IEEE_IntStatus_RevDataComp	 0x0004#define IEEE_IntStatus_FwdAddrComp	 0x0002#define IEEE_IntStatus_FwdDataComp	 0x0001#define IEEE_FifoLevels_RevFifoLevel	 2#define IEEE_FifoLevels_FwdFifoLevel	 1#define IEEE_InitTime_TimValInit	 Fld(22,0)#define IEEE_TimerStatus_TimValStat	 Fld(22,0)#define IEEE_ReloadValue_Reload		 Fld(4,0)#define IEEE_TestControl_RegClk		 0x04#define IEEE_TestControl_ClockSelect	 Fld(2,1)#define IEEE_TestControl_TimerTestModeEn 0x01#define IEEE_TestCtrlIn_PError		 0x10#define IEEE_TestCtrlIn_nFault		 0x08#define IEEE_TestCtrlIn_nAck		 0x04#define IEEE_TestCtrlIn_PSel		 0x02#define IEEE_TestCtrlIn_Busy		 0x01#endif /* LANGUAGE == C *//* * VGA Controller * * Registers *    VideoControl	Video Control Register *    VgaTiming0	VGA Timing Register 0 *    VgaTiming1	VGA Timing Register 1 *    VgaTiming2	VGA Timing Register 2 *    VgaTiming3	VGA Timing Register 3 *    VgaBorder		VGA Border Color Register *    VgaDBAR		VGADMA Base Address Register *    VgaDCAR		VGADMA Channel Current Address Register *    VgaStatus		VGA Status Register *    VgaInterruptMask	VGA Interrupt Mask Register *    VgaPalette	VGA Palette Registers *    DacControl	DAC Control Register *    VgaTest		VGA Controller Test Register */#define _VGA( x )	_SA1101( ( x ) + __VGA_CONTROL )#define _VideoControl	    _VGA( 0x0000 )#define _VgaTiming0	    _VGA( 0x0400 )#define _VgaTiming1	    _VGA( 0x0800 )#define _VgaTiming2	    _VGA( 0x0c00 )#define _VgaTiming3	    _VGA( 0x1000 )#define _VgaBorder	    _VGA( 0x1400 )#define _VgaDBAR	    _VGA( 0x1800 )#define _VgaDCAR	    _VGA( 0x1c00 )#define _VgaStatus	    _VGA( 0x2000 )#define _VgaInterruptMask   _VGA( 0x2400 )#define _VgaPalette	    _VGA( 0x40000 )#define _DacControl	    _VGA( 0x3000 )#define _VgaTest	    _VGA( 0x2c00 )#if (LANGUAGE == C)#define VideoControl   (*((volatile Word *) SA1101_p2v (_VideoControl)))#define VgaTiming0     (*((volatile Word *) SA1101_p2v (_VgaTiming0)))#define VgaTiming1     (*((volatile Word *) SA1101_p2v (_VgaTiming1)))#define VgaTiming2     (*((volatile Word *) SA1101_p2v (_VgaTiming2)))#define VgaTiming3     (*((volatile Word *) SA1101_p2v (_VgaTiming3)))#define VgaBorder      (*((volatile Word *) SA1101_p2v (_VgaBorder)))#define VgaDBAR	       (*((volatile Word *) SA1101_p2v (_VgaDBAR)))#define VgaDCAR	       (*((volatile Word *) SA1101_p2v (_VgaDCAR)))#define VgaStatus      (*((volatile Word *) SA1101_p2v (_VgaStatus)))#define VgaInterruptMask (*((volatile Word *) SA1101_p2v (_VgaInterruptMask)))#define VgaPalette     (*((volatile Word *) SA1101_p2v (_VgaPalette)))#define DacControl     (*((volatile Word *) SA1101_p2v (_DacControl))#define VgaTest        (*((volatile Word *) SA1101_p2v (_VgaTest)))#define VideoControl_VgaEn    0x00000000#define VideoControl_BGR      0x00000001#define VideoControl_VCompVal Fld(2,2)#define VideoControl_VgaReq   Fld(4,4)#define VideoControl_VBurstL  Fld(4,8)#define VideoControl_VMode    (1<<12)#define VideoControl_PalRead  (1<<13)#define VgaTiming0_PPL	      Fld(6,2)#define VgaTiming0_HSW	      Fld(8,8)#define VgaTiming0_HFP	      Fld(8,16)#define VgaTiming0_HBP	      Fld(8,24)#define VgaTiming1_LPS	      Fld(10,0)#define VgaTiming1_VSW	      Fld(6,10)#define VgaTiming1_VFP	      Fld(8,16)#define VgaTiming1_VBP	      Fld(8,24)#define VgaTiming2_IVS	      0x01#define VgaTiming2_IHS	      0x02#define VgaTiming2_CVS	      0x04#define VgaTiming2_CHS	      0x08#define VgaTiming3_HBS	      Fld(8,0)#define VgaTiming3_HBE	      Fld(8,8)#define VgaTiming3_VBS	      Fld(8,16)#define VgaTiming3_VBE	      Fld(8,24)#define VgaBorder_BCOL	      Fld(24,0)#define VgaStatus_VFUF	      0x01#define VgaStatus_VNext	      0x02#define VgaStatus_VComp	      0x04#define VgaInterruptMask_VFUFMask   0x00#define VgaInterruptMask_VNextMask  0x01#define VgaInterruptMask_VCompMask  0x02#define VgaPalette_R	      Fld(8,0)#define VgaPalette_G	      Fld(8,8)#define VgaPalette_B	      Fld(8,16)#define DacControl_DACON      0x0001#define DacControl_COMPON     0x0002#define DacControl_PEDON      0x0004#define DacControl_RTrim      Fld(5,4)#define DacControl_GTrim      Fld(5,9)#define DacControl_BTrim      Fld(5,14)#define VgaTest_TDAC	      0x00#define VgaTest_Datatest      Fld(4,1)#define VgaTest_DACTESTDAC    0x10#define VgaTest_DACTESTOUT    Fld(3,5)#endif /* LANGUAGE == C *//* * USB Host Interface Controller * * Registers *    Revision *    Control *    CommandStatus *    InterruptStatus *    InterruptEnable *    HCCA *    PeriodCurrentED *    ControlHeadED

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
青草国产精品久久久久久| 亚洲精品免费在线| 天堂成人免费av电影一区| 欧美群妇大交群的观看方式| 亚洲国产日韩精品| 日韩和欧美一区二区三区| 国产精品一品二品| 国产精品视频观看| 色综合中文综合网| 粉嫩高潮美女一区二区三区 | 中文字幕亚洲不卡| 91在线无精精品入口| 亚洲欧美日韩中文播放| 欧美电影在哪看比较好| 国产呦萝稀缺另类资源| 国产精品国产三级国产aⅴ中文| 欧美优质美女网站| 久久99精品国产91久久来源| 中文字幕亚洲在| 欧美丰满少妇xxxxx高潮对白| 激情综合一区二区三区| 亚洲人午夜精品天堂一二香蕉| 欧美高清hd18日本| 大尺度一区二区| 日韩精品色哟哟| 中国色在线观看另类| 欧美日韩黄视频| 成人av第一页| 奇米影视一区二区三区| 亚洲老司机在线| 久久综合五月天婷婷伊人| 91高清在线观看| 国产不卡高清在线观看视频| 亚洲国产精品一区二区www| 久久蜜桃香蕉精品一区二区三区| 欧洲激情一区二区| 成人一区二区在线观看| 日本成人在线不卡视频| 亚洲女同一区二区| 国产区在线观看成人精品| 欧美日韩国产一级片| 成人av在线资源| 久久av老司机精品网站导航| 亚洲图片欧美综合| 中文字幕不卡的av| 精品欧美久久久| 91麻豆精品国产自产在线| 成人午夜电影久久影院| 美女在线一区二区| 天堂成人免费av电影一区| 亚洲欧美国产77777| 国产精品视频一二| 久久久91精品国产一区二区精品| 欧美一级xxx| 欧美性猛交xxxx乱大交退制版| 成人亚洲一区二区一| 狠狠久久亚洲欧美| 免费在线看一区| 亚洲丶国产丶欧美一区二区三区| 亚洲欧美另类小说视频| 中文字幕制服丝袜一区二区三区| 国产亚洲短视频| 久久精品在线免费观看| 久久综合狠狠综合久久激情| 日韩一区二区在线免费观看| 欧美男同性恋视频网站| 欧美视频第二页| 欧美日韩视频在线一区二区| 欧美综合欧美视频| 欧美三级日韩在线| 欧美色男人天堂| 欧美日韩精品系列| 在线播放国产精品二区一二区四区 | 日韩无一区二区| 日韩欧美国产高清| 欧美精品一区二区在线观看| 精品成人一区二区三区四区| 欧美精品一区二区高清在线观看| 精品久久久久久久久久久久包黑料| 欧美一级生活片| 久久综合色综合88| 日本一区二区视频在线| 国产精品入口麻豆九色| 亚洲男人的天堂在线观看| 一区二区高清在线| 免费在线观看成人| 国产精品一区2区| 99久久精品国产观看| 欧美自拍偷拍一区| 91精品国产综合久久精品app| 日韩欧美一二三区| 日本一区二区三区dvd视频在线| 中文成人av在线| 夜夜嗨av一区二区三区网页| 视频一区二区国产| 国产精品一二三四| 91小视频免费看| 欧美日韩高清一区| 亚洲精品一区二区三区香蕉| 国产精品你懂的| 亚洲一区二区三区中文字幕| 美腿丝袜亚洲一区| 成人国产精品免费| 欧美撒尿777hd撒尿| 欧美一三区三区四区免费在线看 | 一区二区三区四区在线播放 | 国产成人在线视频播放| 成人97人人超碰人人99| 在线影视一区二区三区| 日韩一二三四区| 中文一区二区完整视频在线观看| 亚洲另类色综合网站| 精品在线亚洲视频| 99re成人精品视频| 精品国产凹凸成av人网站| 亚洲欧美日韩国产一区二区三区| 日本vs亚洲vs韩国一区三区| 成人在线综合网| 欧美精品第1页| 国产精品久久久久久久久久久免费看 | 国产欧美日韩精品一区| 亚洲电影视频在线| 波多野结衣一区二区三区| 91精品国产综合久久香蕉的特点| 国产欧美精品一区| 美女视频网站黄色亚洲| 91成人在线精品| 亚洲国产精品二十页| 青草国产精品久久久久久| 色88888久久久久久影院按摩| 26uuuu精品一区二区| 三级精品在线观看| 91亚洲精华国产精华精华液| 欧美不卡123| 日韩精品电影一区亚洲| 色噜噜偷拍精品综合在线| 欧美激情在线一区二区三区| 日本午夜精品视频在线观看 | 成人av电影免费在线播放| 日韩午夜激情视频| 亚洲一区二区三区四区五区黄| 国产suv一区二区三区88区| 日韩亚洲电影在线| 天堂av在线一区| 91精彩视频在线观看| 18欧美亚洲精品| 懂色av一区二区三区蜜臀| 精品久久99ma| 日韩中文字幕亚洲一区二区va在线| eeuss鲁片一区二区三区| 国产精品免费视频一区| 国产乱人伦偷精品视频不卡 | 国产成人亚洲综合a∨猫咪| 日韩女优电影在线观看| 美女网站视频久久| 日韩一二三区视频| 久久精品久久99精品久久| 欧美一区二区三区思思人| 亚洲v日本v欧美v久久精品| 91精品福利视频| 亚洲一区在线视频| 欧美手机在线视频| 亚洲mv大片欧洲mv大片精品| 91精品办公室少妇高潮对白| 夜夜夜精品看看| 欧美日韩免费不卡视频一区二区三区 | 欧美精品一二三| 日韩不卡一区二区| 91精品国产综合久久精品性色| 亚洲1区2区3区4区| 欧美高清视频一二三区 | 91丨porny丨中文| 亚洲欧美在线高清| 色婷婷综合激情| 亚洲电影中文字幕在线观看| 欧美日本一区二区| 麻豆精品一二三| 国产喷白浆一区二区三区| 99视频国产精品| 亚洲一区二区三区视频在线| 欧美人与禽zozo性伦| 奇米精品一区二区三区在线观看一| 欧美成人一级视频| 成人晚上爱看视频| 亚洲美女电影在线| 3d成人动漫网站| 国产激情精品久久久第一区二区 | 亚洲国产精品一区二区久久| 欧美一区二区三区视频在线| 国产一区二区三区四区五区入口 | 亚洲特黄一级片| 欧美日韩一区成人| 久久国产精品第一页| 国产女同性恋一区二区| 在线免费观看日韩欧美| 免费在线观看成人| 国产精品全国免费观看高清| 欧美日韩一区三区| 国产一区91精品张津瑜| 亚洲精品免费视频|