亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? sa-1101.h

?? 自己做的交叉編譯工具!gcc-3.4.5,glibc-2.3.6在ubuntu8.04上做的面向kernel-2.6.28的交叉編譯工具
?? H
?? 第 1 頁 / 共 3 頁
字號:
/* * SA-1101.h * * Copyright (c) Peter Danielsson 1999 * * Definition of constants related to the sa1101 * support chip for the sa1100 * *//* Be sure that virtual mapping is defined right */#ifndef __ASM_ARCH_HARDWARE_H#error You must include hardware.h not SA-1101.h#endif#ifndef SA1101_BASE#error You must define SA-1101 physical base address#endif#ifndef LANGUAGE# ifdef __ASSEMBLY__#  define LANGUAGE Assembly# else#  define LANGUAGE C# endif#endif/* * We have mapped the sa1101 depending on the value of SA1101_BASE. * It then appears from 0xf4000000. */#define SA1101_p2v( x )         ((x) - SA1101_BASE + 0xf4000000)#define SA1101_v2p( x )         ((x) - 0xf4000000  + SA1101_BASE)#ifndef SA1101_p2v#define SA1101_p2v(PhAdd)  (PhAdd)#endif#include <asm/arch/bitfield.h>#define C               0#define Assembly        1/* * Memory map */#define __SHMEM_CONTROL0	0x00000000#define __SYSTEM_CONTROL1	0x00000400#define __ARBITER		0x00020000#define __SYSTEM_CONTROL2	0x00040000#define __SYSTEM_CONTROL3	0x00060000#define __PARALLEL_PORT		0x00080000#define __VIDMEM_CONTROL	0x00100000#define __UPDATE_FIFO		0x00120000#define __SHMEM_CONTROL1	0x00140000#define __INTERRUPT_CONTROL	0x00160000#define __USB_CONTROL		0x00180000#define __TRACK_INTERFACE	0x001a0000#define __MOUSE_INTERFACE	0x001b0000#define __KEYPAD_INTERFACE	0x001c0000#define __PCMCIA_INTERFACE	0x001e0000#define	__VGA_CONTROL		0x00200000#define __GPIO_INTERFACE	0x00300000/* * Macro that calculates real address for registers in the SA-1101 */#define _SA1101( x )    ((x) + SA1101_BASE)/* * Interface and shared memory controller registers * * Registers *	SKCR		SA-1101 control register (read/write) *	SMCR		Shared Memory Controller Register *	SNPR		Snoop Register */#define _SKCR		_SA1101( 0x00000000 ) /* SA-1101 Control Reg. */#define _SMCR		_SA1101( 0x00140000 ) /* Shared Mem. Control Reg. */#define _SNPR		_SA1101( 0x00140400 ) /* Snoop Reg. */#if LANGUAGE == C#define SKCR		(*((volatile Word *) SA1101_p2v (_SKCR)))#define SMCR		(*((volatile Word *) SA1101_p2v (_SMCR)))#define SNPR		(*((volatile Word *) SA1101_p2v (_SNPR)))#define SKCR_PLLEn	  0x0001	  /* Enable On-Chip PLL */#define SKCR_BCLKEn	  0x0002	  /* Enables BCLK */#define SKCR_Sleep	  0x0004	  /* Sleep Mode */#define SKCR_IRefEn	  0x0008	  /* DAC Iref input enable */#define SKCR_VCOON	  0x0010	  /* VCO bias */#define SKCR_ScanTestEn	  0x0020	  /* Enables scan test */#define SKCR_ClockTestEn  0x0040	  /* Enables clock test */#define SMCR_DCAC	  Fld(2,0)	  /* Number of column address bits */#define SMCR_DRAC	  Fld(2,2)	  /* Number of row address bits */#define SMCR_ArbiterBias  0x0008	  /* favor video or USB */#define SMCR_TopVidMem	  Fld(4,5)	  /* Top 4 bits of vidmem addr. */#define SMCR_ColAdrBits( x )		  /* col. addr bits 8..11 */ \	(( (x) - 8 ) << FShft (SMCR_DCAC))#define SMCR_RowAdrBits( x )		  /* row addr bits 9..12 */\	(( (x) - 9 ) << FShft (SMCR_DRAC)#define SNPR_VFBstart	  Fld(12,0)	/* Video frame buffer addr */#define SNPR_VFBsize	  Fld(11,12)	/* Video frame buffer size */#define SNPR_WholeBank	  (1 << 23)	/* Whole bank bit */#define SNPR_BankSelect	  Fld(2,27)	/* Bank select */#define SNPR_SnoopEn	  (1 << 31)	/* Enable snoop operation */#define SNPR_Set_VFBsize( x )   /* set frame buffer size (in kb) */ \	( (x) << FShft (SNPR_VFBsize))#define SNPR_Select_Bank(x)     /* select bank 0 or 1 */  \	(( (x) + 1 ) << FShft (SNPR_BankSelect ))#endif /* LANGUAGE == C *//* * Video Memory Controller * * Registers *    VMCCR	Configuration register *    VMCAR	VMC address register *    VMCDR	VMC data register * */#define _VMCCR		_SA1101( 0x00100000 )	/* Configuration register */#define _VMCAR		_SA1101( 0x00101000 )	/* VMC address register */#define _VMCDR		_SA1101( 0x00101400 )	/* VMC data register */#if LANGUAGE == C#define VMCCR		(*((volatile Word *) SA1101_p2v (_VMCCR)))#define VMCAR		(*((volatile Word *) SA1101_p2v (_VMCAR)))#define VMCDR		(*((volatile Word *) SA1101_p2v (_VMCDR)))#define VMCCR_RefreshEn	    0x0000	  /* Enable memory refresh */#define VMCCR_Config	    0x0001	  /* DRAM size */#define VMCCR_RefPeriod	    Fld(2,3)	  /* Refresh period */#define VMCCR_StaleDataWait Fld(4,5)	  /* Stale FIFO data timeout counter */#define VMCCR_SleepState    (1<<9)	  /* State of interface pins in sleep*/#define VMCCR_RefTest	    (1<<10)	  /* refresh test */#define VMCCR_RefLow	    Fld(6,11)	  /* refresh low counter */#define VMCCR_RefHigh	    Fld(7,17)	  /* refresh high counter */#define VMCCR_SDTCTest	    Fld(7,24)	  /* stale data timeout counter */#define VMCCR_ForceSelfRef  (1<<31)	  /* Force self refresh */#endif LANGUAGE == C/* Update FIFO * * Registers *    UFCR	Update FIFO Control Register *    UFSR	Update FIFO Status Register *    UFLVLR	update FIFO level register *    UFDR	update FIFO data register */#define _UFCR	_SA1101(0x00120000)   /* Update FIFO Control Reg. */#define _UFSR	_SA1101(0x00120400)   /* Update FIFO Status Reg. */	#define _UFLVLR	_SA1101(0x00120800)   /* Update FIFO level reg. */#define _UFDR	_SA1101(0x00120c00)   /* Update FIFO data reg. */#if LANGUAGE == C#define UFCR 	(*((volatile Word *) SA1101_p2v (_UFCR)))#define UFSR	(*((volatile Word *) SA1101_p2v (_UFSR)))#define UFLVLR	(*((volatile Word *) SA1101_p2v (_UFLVLR))) #define UFDR	(*((volatile Word *) SA1101_p2v (_UFDR)))#define UFCR_FifoThreshhold	Fld(7,0)	/* Level for FifoGTn flag */#define UFSR_FifoGTnFlag	0x01		/* FifoGTn flag */#define UFSR_FifoEmpty		0x80		/* FIFO is empty */#endif /* LANGUAGE == C *//* System Controller * * Registers *    SKPCR	Power Control Register *    SKCDR	Clock Divider Register *    DACDR1	DAC1 Data register *    DACDR2	DAC2 Data register */#define _SKPCR		_SA1101(0x00000400)#define _SKCDR		_SA1101(0x00040000)#define _DACDR1		_SA1101(0x00060000)#define _DACDR2		_SA1101(0x00060400)#if LANGUAGE == C#define SKPCR 	(*((volatile Word *) SA1101_p2v (_SKPCR)))#define SKCDR	(*((volatile Word *) SA1101_p2v (_SKCDR)))#define DACDR1	(*((volatile Word *) SA1101_p2v (_DACDR1)))#define DACDR2	(*((volatile Word *) SA1101_p2v (_DACDR2)))#define SKPCR_UCLKEn	     0x01    /* USB Enable */#define SKPCR_PCLKEn	     0x02    /* PS/2 Enable */#define SKPCR_ICLKEn	     0x04    /* Interrupt Controller Enable */#define SKPCR_VCLKEn	     0x08    /* Video Controller Enable */#define SKPCR_PICLKEn	     0x10    /* parallel port Enable */#define SKPCR_DCLKEn	     0x20    /* DACs Enable */#define SKPCR_nKPADEn	     0x40    /* Multiplexer */#define SKCDR_PLLMul	     Fld(7,0)	/* PLL Multiplier */#define SKCDR_VCLKEn	     Fld(2,7)	/* Video controller clock divider */#define SKDCR_BCLKEn	     (1<<9)	/* BCLK Divider */#define SKDCR_UTESTCLKEn     (1<<10)	/* Route USB clock during test mode */#define SKDCR_DivRValue	     Fld(6,11)	/* Input clock divider for PLL */#define SKDCR_DivNValue	     Fld(5,17)	/* Output clock divider for PLL */#define SKDCR_PLLRSH	     Fld(3,22)	/* PLL bandwidth control */#define SKDCR_ChargePump     (1<<25)	/* Charge pump control */#define SKDCR_ClkTestMode    (1<<26)	/* Clock output test mode */#define SKDCR_ClkTestEn	     (1<<27)	/* Test clock generator */#define SKDCR_ClkJitterCntl  Fld(3,28)	/* video clock jitter compensation */#define DACDR_DACCount	     Fld(8,0)	/* Count value */#define DACDR1_DACCount	     DACDR_DACCount#define DACDR2_DACCount	     DACDR_DACCount#endif /* LANGUAGE == C *//* * Parallel Port Interface * * Registers *    IEEE_Config	IEEE mode selection and programmable attributes *    IEEE_Control	Controls the states of IEEE port control outputs *    IEEE_Data		Forward transfer data register *    IEEE_Addr		Forward transfer address register *    IEEE_Status	Port IO signal status register *    IEEE_IntStatus	Port interrupts status register *    IEEE_FifoLevels   Rx and Tx FIFO interrupt generation levels *    IEEE_InitTime	Forward timeout counter initial value *    IEEE_TimerStatus	Forward timeout counter current value *    IEEE_FifoReset	Reset forward transfer FIFO *    IEEE_ReloadValue	Counter reload value *    IEEE_TestControl	Control testmode *    IEEE_TestDataIn	Test data register *    IEEE_TestDataInEn	Enable test data *    IEEE_TestCtrlIn	Test control signals *    IEEE_TestCtrlInEn	Enable test control signals *    IEEE_TestDataStat	Current data bus value * *//* * The control registers are defined as offsets from a base address  */ #define _IEEE( x ) _SA1101( (x) + __PARALLEL_PORT )#define _IEEE_Config	    _IEEE( 0x0000 )#define _IEEE_Control	    _IEEE( 0x0400 )#define _IEEE_Data	    _IEEE( 0x4000 )#define _IEEE_Addr	    _IEEE( 0x0800 )#define _IEEE_Status	    _IEEE( 0x0c00 )#define _IEEE_IntStatus	    _IEEE( 0x1000 )#define _IEEE_FifoLevels    _IEEE( 0x1400 )#define _IEEE_InitTime	    _IEEE( 0x1800 )#define _IEEE_TimerStatus   _IEEE( 0x1c00 )#define _IEEE_FifoReset	    _IEEE( 0x2000 )#define _IEEE_ReloadValue   _IEEE( 0x3c00 )#define _IEEE_TestControl   _IEEE( 0x2400 )#define _IEEE_TestDataIn    _IEEE( 0x2800 )#define _IEEE_TestDataInEn  _IEEE( 0x2c00 )#define _IEEE_TestCtrlIn    _IEEE( 0x3000 )#define _IEEE_TestCtrlInEn  _IEEE( 0x3400 )#define _IEEE_TestDataStat  _IEEE( 0x3800 ) #if LANGUAGE == C#define IEEE_Config	    (*((volatile Word *) SA1101_p2v (_IEEE_Config)))#define IEEE_Control	    (*((volatile Word *) SA1101_p2v (_IEEE_Control)))#define IEEE_Data	    (*((volatile Word *) SA1101_p2v (_IEEE_Data)))#define IEEE_Addr	    (*((volatile Word *) SA1101_p2v (_IEEE_Addr)))#define IEEE_Status	    (*((volatile Word *) SA1101_p2v (_IEEE_Status)))#define IEEE_IntStatus	    (*((volatile Word *) SA1101_p2v (_IEEE_IntStatus)))#define IEEE_FifoLevels	    (*((volatile Word *) SA1101_p2v (_IEEE_FifoLevels)))#define IEEE_InitTime	    (*((volatile Word *) SA1101_p2v (_IEEE_InitTime)))#define IEEE_TimerStatus    (*((volatile Word *) SA1101_p2v (_IEEE_TimerStatus)))#define IEEE_FifoReset	    (*((volatile Word *) SA1101_p2v (_IEEE_FifoReset)))#define IEEE_ReloadValue    (*((volatile Word *) SA1101_p2v (_IEEE_ReloadValue)))#define IEEE_TestControl    (*((volatile Word *) SA1101_p2v (_IEEE_TestControl)))#define IEEE_TestDataIn     (*((volatile Word *) SA1101_p2v (_IEEE_TestDataIn)))#define IEEE_TestDataInEn   (*((volatile Word *) SA1101_p2v (_IEEE_TestDataInEn)))#define IEEE_TestCtrlIn     (*((volatile Word *) SA1101_p2v (_IEEE_TestCtrlIn)))#define IEEE_TestCtrlInEn   (*((volatile Word *) SA1101_p2v (_IEEE_TestCtrlInEn)))#define IEEE_TestDataStat   (*((volatile Word *) SA1101_p2v (_IEEE_TestDataStat)))#define IEEE_Config_M	    Fld(3,0)	 /* Mode select */#define IEEE_Config_D	    0x04	 /* FIFO access enable */#define IEEE_Config_B	    0x08	 /* 9-bit word enable */#define IEEE_Config_T	    0x10	 /* Data transfer enable */#define IEEE_Config_A	    0x20	 /* Data transfer direction */#define IEEE_Config_E	    0x40	 /* Timer enable */#define IEEE_Control_A	    0x08	 /* AutoFd output */#define IEEE_Control_E	    0x04	 /* Selectin output */#define IEEE_Control_T	    0x02	 /* Strobe output */#define IEEE_Control_I	    0x01	 /* Port init output */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费三级欧美电影| 欧美日韩国产精选| 欧美午夜精品一区二区蜜桃| 欧美电影精品一区二区| 亚洲欧美日韩中文播放| 精品一区二区三区久久| 在线观看不卡视频| 国产精品高清亚洲| 国产91丝袜在线18| 精品捆绑美女sm三区| 亚洲成人福利片| 99视频精品免费视频| 欧美成人精品福利| 日本成人在线网站| 欧美亚洲愉拍一区二区| 国产精品成人午夜| 顶级嫩模精品视频在线看| 日韩欧美国产午夜精品| 亚洲综合在线视频| 色综合 综合色| 国产精品毛片久久久久久| 韩国女主播一区| 日韩一区二区高清| 午夜私人影院久久久久| 一本大道av伊人久久综合| 国产精品久99| 高清beeg欧美| 国产免费久久精品| 国产精品亚洲人在线观看| 久久一夜天堂av一区二区三区 | 综合中文字幕亚洲| 丁香另类激情小说| 国产日产欧产精品推荐色| 国产一区二区日韩精品| 欧美精品一区二区三区蜜桃| 国产中文字幕一区| 精品粉嫩aⅴ一区二区三区四区| 美腿丝袜在线亚洲一区| 777亚洲妇女| 久草热8精品视频在线观看| 日韩欧美综合在线| 狠狠色狠狠色合久久伊人| 精品国产不卡一区二区三区| 久久99久久精品| 日本一二三不卡| 91国产丝袜在线播放| 亚洲成a人片在线观看中文| 欧美精品v日韩精品v韩国精品v| 日韩电影在线看| 日韩精品一区二区三区swag | 久久婷婷色综合| 国产揄拍国内精品对白| 欧美国产日本韩| 91亚洲精品久久久蜜桃| 亚洲国产成人91porn| 日韩一卡二卡三卡国产欧美| 国产在线精品一区二区不卡了| 中文字幕精品在线不卡| 色av一区二区| 九九九精品视频| 中文在线免费一区三区高中清不卡| 91在线云播放| 日韩不卡免费视频| 欧美激情综合网| 欧美日韩一区国产| 国产精品白丝av| 一区二区不卡在线视频 午夜欧美不卡在| 欧美日韩亚洲综合在线| 国产精品一级黄| 夜夜揉揉日日人人青青一国产精品| 777午夜精品视频在线播放| 成人免费毛片app| 日韩电影在线观看电影| 国产欧美视频一区二区| 色av成人天堂桃色av| 精品在线观看视频| 亚洲在线一区二区三区| 久久久三级国产网站| 欧美日韩黄色一区二区| 成人午夜视频在线| 日韩精品色哟哟| 成人免费一区二区三区视频| 欧美乱熟臀69xxxxxx| 成人免费看片app下载| 毛片一区二区三区| 亚洲午夜精品一区二区三区他趣| 久久久久9999亚洲精品| 91精品国产综合久久精品图片 | 日韩毛片在线免费观看| 精品国产乱码久久久久久蜜臀| 91久久香蕉国产日韩欧美9色| 国内国产精品久久| 日韩国产一区二| 一区二区三区在线观看欧美 | 亚洲愉拍自拍另类高清精品| 久久久不卡网国产精品二区| 在线观看91av| 欧美日韩卡一卡二| 一本大道久久a久久精二百| 国产成人午夜精品5599 | 成人av免费网站| 国模少妇一区二区三区| 欧美aaa在线| 天天综合网天天综合色| 亚洲一区二三区| 亚洲日本免费电影| 亚洲同性gay激情无套| 中文字幕第一区二区| 亚洲国产精品激情在线观看| 国产日韩亚洲欧美综合| 精品国产91久久久久久久妲己| 91精品国产综合久久福利软件| 欧美色手机在线观看| 色综合中文字幕| 色噜噜狠狠色综合中国| 色婷婷国产精品综合在线观看| 91小视频在线免费看| 99精品一区二区| 91麻豆国产自产在线观看| 99久久夜色精品国产网站| 成人av一区二区三区| eeuss鲁片一区二区三区| 97se亚洲国产综合自在线不卡| 91年精品国产| 欧美日韩dvd在线观看| 欧美日韩国产影片| 欧美一区二区三区人| 精品欧美久久久| 久久免费电影网| 中文字幕在线不卡一区二区三区| 中文字幕五月欧美| 亚洲精品成a人| 日本成人在线视频网站| 狠狠色2019综合网| 不卡电影免费在线播放一区| 91色婷婷久久久久合中文| 在线免费一区三区| 91精品国模一区二区三区| 国产亚洲精品aa午夜观看| 最新高清无码专区| 天天免费综合色| 国产91丝袜在线18| 欧洲一区二区三区免费视频| 4438成人网| 日本一区二区三区四区在线视频| 亚洲精品中文在线影院| 奇米影视7777精品一区二区| 国产精品白丝jk黑袜喷水| 91久久国产最好的精华液| 欧美一级黄色大片| 中文字幕精品一区| 午夜电影网一区| 粉嫩久久99精品久久久久久夜| 色综合咪咪久久| 欧美xxxxxxxxx| 一区二区三国产精华液| 日韩**一区毛片| 91美女视频网站| 日韩女优制服丝袜电影| 亚洲欧美日韩国产一区二区三区| 日本不卡123| 色哦色哦哦色天天综合| 久久亚洲精品国产精品紫薇| 夜夜嗨av一区二区三区网页| 国产黄色精品网站| 在线观看91av| 亚洲激情图片qvod| 精品影视av免费| 欧美日韩一区小说| 亚洲视频网在线直播| 国产精品中文有码| 91精品国产全国免费观看| 中文字幕精品综合| 国产精品小仙女| 精品免费视频一区二区| 一卡二卡三卡日韩欧美| 成人毛片视频在线观看| 精品少妇一区二区三区视频免付费 | 亚洲免费观看高清完整| 国内精品视频666| 欧美一区二区黄色| 亚洲一区在线观看视频| 懂色av一区二区三区免费看| 精品国产乱子伦一区| 视频在线观看国产精品| 欧美性生活影院| 亚洲男人电影天堂| 成人免费看黄yyy456| 久久久久久免费| 久久99精品国产| 欧美一级高清片在线观看| 日韩av中文在线观看| 欧美精品久久99久久在免费线| 一区二区三区国产豹纹内裤在线| 一本色道久久综合精品竹菊| 一区二区在线观看不卡| 在线观看视频一区二区欧美日韩| 一区二区三区在线看| 欧美精品1区2区3区| 日韩黄色免费电影|