亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sa-1100.h

?? 自己做的交叉編譯工具!gcc-3.4.5,glibc-2.3.6在ubuntu8.04上做的面向kernel-2.6.28的交叉編譯工具
?? H
?? 第 1 頁 / 共 5 頁
字號:
 *              	(read/write). *    Ser3UTCR2 	Serial port 3 Universal Asynchronous *              	Receiver/Transmitter (UART) Control Register 2 *              	(read/write). *    Ser3UTCR3 	Serial port 3 Universal Asynchronous *              	Receiver/Transmitter (UART) Control Register 3 *              	(read/write). *    Ser3UTDR  	Serial port 3 Universal Asynchronous *              	Receiver/Transmitter (UART) Data Register *              	(read/write). *    Ser3UTSR0 	Serial port 3 Universal Asynchronous *              	Receiver/Transmitter (UART) Status Register 0 *              	(read/write). *    Ser3UTSR1 	Serial port 3 Universal Asynchronous *              	Receiver/Transmitter (UART) Status Register 1 (read). * * Clocks *    fxtl, Txtl	Frequency, period of the system crystal (3.6864 MHz *              	or 3.5795 MHz). *    fua, Tua  	Frequency, period of the UART communication. */#define _UTCR0(Nb)	__REG(0x80010000 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 0 [1..3] */#define _UTCR1(Nb)	__REG(0x80010004 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 1 [1..3] */#define _UTCR2(Nb)	__REG(0x80010008 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 2 [1..3] */#define _UTCR3(Nb)	__REG(0x8001000C + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 3 [1..3] */#define _UTCR4(Nb)	__REG(0x80010010 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 4 [2] */#define _UTDR(Nb)	__REG(0x80010014 + ((Nb) - 1)*0x00020000)  /* UART Data Reg. [1..3] */#define _UTSR0(Nb)	__REG(0x8001001C + ((Nb) - 1)*0x00020000)  /* UART Status Reg. 0 [1..3] */#define _UTSR1(Nb)	__REG(0x80010020 + ((Nb) - 1)*0x00020000)  /* UART Status Reg. 1 [1..3] */#define Ser1UTCR0	_UTCR0 (1)	/* Ser. port 1 UART Control Reg. 0 */#define Ser1UTCR1	_UTCR1 (1)	/* Ser. port 1 UART Control Reg. 1 */#define Ser1UTCR2	_UTCR2 (1)	/* Ser. port 1 UART Control Reg. 2 */#define Ser1UTCR3	_UTCR3 (1)	/* Ser. port 1 UART Control Reg. 3 */#define Ser1UTDR	_UTDR (1)	/* Ser. port 1 UART Data Reg.      */#define Ser1UTSR0	_UTSR0 (1)	/* Ser. port 1 UART Status Reg. 0  */#define Ser1UTSR1	_UTSR1 (1)	/* Ser. port 1 UART Status Reg. 1  */#define Ser2UTCR0	_UTCR0 (2)	/* Ser. port 2 UART Control Reg. 0 */#define Ser2UTCR1	_UTCR1 (2)	/* Ser. port 2 UART Control Reg. 1 */#define Ser2UTCR2	_UTCR2 (2)	/* Ser. port 2 UART Control Reg. 2 */#define Ser2UTCR3	_UTCR3 (2)	/* Ser. port 2 UART Control Reg. 3 */#define Ser2UTCR4	_UTCR4 (2)	/* Ser. port 2 UART Control Reg. 4 */#define Ser2UTDR	_UTDR (2)	/* Ser. port 2 UART Data Reg.      */#define Ser2UTSR0	_UTSR0 (2)	/* Ser. port 2 UART Status Reg. 0  */#define Ser2UTSR1	_UTSR1 (2)	/* Ser. port 2 UART Status Reg. 1  */#define Ser3UTCR0	_UTCR0 (3)	/* Ser. port 3 UART Control Reg. 0 */#define Ser3UTCR1	_UTCR1 (3)	/* Ser. port 3 UART Control Reg. 1 */#define Ser3UTCR2	_UTCR2 (3)	/* Ser. port 3 UART Control Reg. 2 */#define Ser3UTCR3	_UTCR3 (3)	/* Ser. port 3 UART Control Reg. 3 */#define Ser3UTDR	_UTDR (3)	/* Ser. port 3 UART Data Reg.      */#define Ser3UTSR0	_UTSR0 (3)	/* Ser. port 3 UART Status Reg. 0  */#define Ser3UTSR1	_UTSR1 (3)	/* Ser. port 3 UART Status Reg. 1  *//* Those are still used in some places */#define _Ser1UTCR0	__PREG(Ser1UTCR0)#define _Ser2UTCR0	__PREG(Ser2UTCR0)#define _Ser3UTCR0	__PREG(Ser3UTCR0)/* Register offsets */#define UTCR0		0x00#define UTCR1		0x04#define UTCR2		0x08#define UTCR3		0x0c#define UTDR		0x14#define UTSR0		0x1c#define UTSR1		0x20#define UTCR0_PE	0x00000001	/* Parity Enable                   */#define UTCR0_OES	0x00000002	/* Odd/Even parity Select          */#define UTCR0_OddPar	(UTCR0_OES*0)	/*  Odd Parity                     */#define UTCR0_EvenPar	(UTCR0_OES*1)	/*  Even Parity                    */#define UTCR0_SBS	0x00000004	/* Stop Bit Select                 */#define UTCR0_1StpBit	(UTCR0_SBS*0)	/*  1 Stop Bit per frame           */#define UTCR0_2StpBit	(UTCR0_SBS*1)	/*  2 Stop Bits per frame          */#define UTCR0_DSS	0x00000008	/* Data Size Select                */#define UTCR0_7BitData	(UTCR0_DSS*0)	/*  7-Bit Data                     */#define UTCR0_8BitData	(UTCR0_DSS*1)	/*  8-Bit Data                     */#define UTCR0_SCE	0x00000010	/* Sample Clock Enable             */                	        	/* (ser. port 1: GPIO [18],        */                	        	/* ser. port 3: GPIO [20])         */#define UTCR0_RCE	0x00000020	/* Receive Clock Edge select       */#define UTCR0_RcRsEdg	(UTCR0_RCE*0)	/*  Receive clock Rising-Edge      */#define UTCR0_RcFlEdg	(UTCR0_RCE*1)	/*  Receive clock Falling-Edge     */#define UTCR0_TCE	0x00000040	/* Transmit Clock Edge select      */#define UTCR0_TrRsEdg	(UTCR0_TCE*0)	/*  Transmit clock Rising-Edge     */#define UTCR0_TrFlEdg	(UTCR0_TCE*1)	/*  Transmit clock Falling-Edge    */#define UTCR0_Ser2IrDA	        	/* Ser. port 2 IrDA settings       */ \                	(UTCR0_1StpBit + UTCR0_8BitData)#define UTCR1_BRD	Fld (4, 0)	/* Baud Rate Divisor/16 - 1 [11:8] */#define UTCR2_BRD	Fld (8, 0)	/* Baud Rate Divisor/16 - 1  [7:0] */                	        	/* fua = fxtl/(16*(BRD[11:0] + 1)) */                	        	/* Tua = 16*(BRD [11:0] + 1)*Txtl  */#define UTCR1_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \                	(((Div) - 16)/16 >> FSize (UTCR2_BRD) << \                	 FShft (UTCR1_BRD))#define UTCR2_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \                	(((Div) - 16)/16 & FAlnMsk (UTCR2_BRD) << \                	 FShft (UTCR2_BRD))                	        	/*  fua = fxtl/(16*Floor (Div/16)) */                	        	/*  Tua = 16*Floor (Div/16)*Txtl   */#define UTCR1_CeilBdRtDiv(Div)  	/*  Ceil. of BdRtDiv [16..65536]   */ \                	(((Div) - 1)/16 >> FSize (UTCR2_BRD) << \                	 FShft (UTCR1_BRD))#define UTCR2_CeilBdRtDiv(Div)  	/*  Ceil. of BdRtDiv [16..65536]   */ \                	(((Div) - 1)/16 & FAlnMsk (UTCR2_BRD) << \                	 FShft (UTCR2_BRD))                	        	/*  fua = fxtl/(16*Ceil (Div/16))  */                	        	/*  Tua = 16*Ceil (Div/16)*Txtl    */#define UTCR3_RXE	0x00000001	/* Receive Enable                  */#define UTCR3_TXE	0x00000002	/* Transmit Enable                 */#define UTCR3_BRK	0x00000004	/* BReaK mode                      */#define UTCR3_RIE	0x00000008	/* Receive FIFO 1/3-to-2/3-full or */                	        	/* more Interrupt Enable           */#define UTCR3_TIE	0x00000010	/* Transmit FIFO 1/2-full or less  */                	        	/* Interrupt Enable                */#define UTCR3_LBM	0x00000020	/* Look-Back Mode                  */#define UTCR3_Ser2IrDA	        	/* Ser. port 2 IrDA settings (RIE, */ \                	        	/* TIE, LBM can be set or cleared) */ \                	(UTCR3_RXE + UTCR3_TXE)#define UTCR4_HSE	0x00000001	/* Hewlett-Packard Serial InfraRed */                	        	/* (HP-SIR) modulation Enable      */#define UTCR4_NRZ	(UTCR4_HSE*0)	/*  Non-Return to Zero modulation  */#define UTCR4_HPSIR	(UTCR4_HSE*1)	/*  HP-SIR modulation              */#define UTCR4_LPM	0x00000002	/* Low-Power Mode                  */#define UTCR4_Z3_16Bit	(UTCR4_LPM*0)	/*  Zero pulse = 3/16 Bit time     */#define UTCR4_Z1_6us	(UTCR4_LPM*1)	/*  Zero pulse = 1.6 us            */#define UTDR_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */#if 0           	        	/* Hidden receive FIFO bits        */#define UTDR_PRE	0x00000100	/*  receive PaRity Error (read)    */#define UTDR_FRE	0x00000200	/*  receive FRaming Error (read)   */#define UTDR_ROR	0x00000400	/*  Receive FIFO Over-Run (read)   */#endif /* 0 */#define UTSR0_TFS	0x00000001	/* Transmit FIFO 1/2-full or less  */                	        	/* Service request (read)          */#define UTSR0_RFS	0x00000002	/* Receive FIFO 1/3-to-2/3-full or */                	        	/* more Service request (read)     */#define UTSR0_RID	0x00000004	/* Receiver IDle                   */#define UTSR0_RBB	0x00000008	/* Receive Beginning of Break      */#define UTSR0_REB	0x00000010	/* Receive End of Break            */#define UTSR0_EIF	0x00000020	/* Error In FIFO (read)            */#define UTSR1_TBY	0x00000001	/* Transmitter BusY (read)         */#define UTSR1_RNE	0x00000002	/* Receive FIFO Not Empty (read)   */#define UTSR1_TNF	0x00000004	/* Transmit FIFO Not Full (read)   */#define UTSR1_PRE	0x00000008	/* receive PaRity Error (read)     */#define UTSR1_FRE	0x00000010	/* receive FRaming Error (read)    */#define UTSR1_ROR	0x00000020	/* Receive FIFO Over-Run (read)    *//* * Synchronous Data Link Controller (SDLC) control registers * * Registers *    Ser1SDCR0 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Control Register 0 (read/write). *    Ser1SDCR1 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Control Register 1 (read/write). *    Ser1SDCR2 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Control Register 2 (read/write). *    Ser1SDCR3 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Control Register 3 (read/write). *    Ser1SDCR4 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Control Register 4 (read/write). *    Ser1SDDR  	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Data Register (read/write). *    Ser1SDSR0 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Status Register 0 (read/write). *    Ser1SDSR1 	Serial port 1 Synchronous Data Link Controller (SDLC) *              	Status Register 1 (read/write). * * Clocks *    fxtl, Txtl	Frequency, period of the system crystal (3.6864 MHz *              	or 3.5795 MHz). *    fsd, Tsd  	Frequency, period of the SDLC communication. */#define Ser1SDCR0	__REG(0x80020060)  /* Ser. port 1 SDLC Control Reg. 0 */#define Ser1SDCR1	__REG(0x80020064)  /* Ser. port 1 SDLC Control Reg. 1 */#define Ser1SDCR2	__REG(0x80020068)  /* Ser. port 1 SDLC Control Reg. 2 */#define Ser1SDCR3	__REG(0x8002006C)  /* Ser. port 1 SDLC Control Reg. 3 */#define Ser1SDCR4	__REG(0x80020070)  /* Ser. port 1 SDLC Control Reg. 4 */#define Ser1SDDR	__REG(0x80020078)  /* Ser. port 1 SDLC Data Reg.      */#define Ser1SDSR0	__REG(0x80020080)  /* Ser. port 1 SDLC Status Reg. 0  */#define Ser1SDSR1	__REG(0x80020084)  /* Ser. port 1 SDLC Status Reg. 1  */#define SDCR0_SUS	0x00000001	/* SDLC/UART Select                */#define SDCR0_SDLC	(SDCR0_SUS*0)	/*  SDLC mode (TXD1 & RXD1)        */#define SDCR0_UART	(SDCR0_SUS*1)	/*  UART mode (TXD1 & RXD1)        */#define SDCR0_SDF	0x00000002	/* Single/Double start Flag select */#define SDCR0_SglFlg	(SDCR0_SDF*0)	/*  Single start Flag              */#define SDCR0_DblFlg	(SDCR0_SDF*1)	/*  Double start Flag              */#define SDCR0_LBM	0x00000004	/* Look-Back Mode                  */#define SDCR0_BMS	0x00000008	/* Bit Modulation Select           */#define SDCR0_FM0	(SDCR0_BMS*0)	/*  Freq. Modulation zero (0)      */#define SDCR0_NRZ	(SDCR0_BMS*1)	/*  Non-Return to Zero modulation  */#define SDCR0_SCE	0x00000010	/* Sample Clock Enable (GPIO [16]) */#define SDCR0_SCD	0x00000020	/* Sample Clock Direction select   */                	        	/* (GPIO [16])                     */#define SDCR0_SClkIn	(SDCR0_SCD*0)	/*  Sample Clock Input             */#define SDCR0_SClkOut	(SDCR0_SCD*1)	/*  Sample Clock Output            */#define SDCR0_RCE	0x00000040	/* Receive Clock Edge select       */#define SDCR0_RcRsEdg	(SDCR0_RCE*0)	/*  Receive clock Rising-Edge      */#define SDCR0_RcFlEdg	(SDCR0_RCE*1)	/*  Receive clock Falling-Edge     */#define SDCR0_TCE	0x00000080	/* Transmit Clock Edge select      */#define SDCR0_TrRsEdg	(SDCR0_TCE*0)	/*  Transmit clock Rising-Edge     */#define SDCR0_TrFlEdg	(SDCR0_TCE*1)	/*  Transmit clock Falling-Edge    */#define SDCR1_AAF	0x00000001	/* Abort After Frame enable        */                	        	/* (GPIO [17])                     */#define SDCR1_TXE	0x00000002	/* Transmit Enable                 */#define SDCR1_RXE	0x00000004	/* Receive Enable                  */#define SDCR1_RIE	0x00000008	/* Receive FIFO 1/3-to-2/3-full or */                	        	/* more Interrupt Enable           */#define SDCR1_TIE	0x00000010	/* Transmit FIFO 1/2-full or less  */                	        	/* Interrupt Enable                */#define SDCR1_AME	0x00000020	/* Address Match Enable            */#define SDCR1_TUS	0x00000040	/* Transmit FIFO Under-run Select  */#define SDCR1_EFrmURn	(SDCR1_TUS*0)	/*  End Frame on Under-Run         */#define SDCR1_AbortURn	(SDCR1_TUS*1)	/*  Abort on Under-Run             */#define SDCR1_RAE	0x00000080	/* Receive Abort interrupt Enable  */#define SDCR2_AMV	Fld (8, 0)	/* Address Match Value             */#define SDCR3_BRD	Fld (4, 0)	/* Baud Rate Divisor/16 - 1 [11:8] */#define SDCR4_BRD	Fld (8, 0)	/* Baud Rate Divisor/16 - 1  [7:0] */                	        	/* fsd = fxtl/(16*(BRD[11:0] + 1)) */                	        	/* Tsd = 16*(BRD[11:0] + 1)*Txtl   */#define SDCR3_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \                	(((Div) - 16)/16 >> FSize (SDCR4_BRD) << \                	 FShft (SDCR3_BRD))#define SDCR4_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \                	(((Div) - 16)/16 & FAlnMsk (SDCR4_BRD) << \                	 FShft (SDCR4_BRD))                	        	/*  fsd = fxtl/(16*Floor (Div/16)) */                	        	/*  Tsd = 16*Floor (Div/16)*Txtl   */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美性三三影院| 91最新地址在线播放| 国产九色sp调教91| 在线亚洲高清视频| 久久综合久久综合亚洲| 亚洲电影一区二区| av不卡在线观看| 欧美精品一区二区三区在线| 亚洲综合丝袜美腿| av在线不卡电影| ...xxx性欧美| 精品一区二区三区视频| 欧美乱妇一区二区三区不卡视频| 国产精品第一页第二页第三页| 麻豆成人久久精品二区三区红 | 国产一区免费电影| 欧美日韩国产电影| 亚洲激情综合网| 97久久精品人人做人人爽| 国产日韩一级二级三级| 国内国产精品久久| 26uuu亚洲综合色欧美 | 日韩欧美综合一区| 香蕉成人啪国产精品视频综合网| 色综合 综合色| 亚洲视频一二三| av激情亚洲男人天堂| 国产精品全国免费观看高清| 国产精品亚洲午夜一区二区三区| 精品电影一区二区三区| 国产精品自拍毛片| 国产偷国产偷精品高清尤物| 国产精品1区二区.| 国产精品二三区| 99久久精品免费| 亚洲精品欧美综合四区| 日本高清免费不卡视频| 亚洲va中文字幕| 欧美天天综合网| 日韩精彩视频在线观看| 欧美一区日本一区韩国一区| 免费在线观看日韩欧美| 精品国一区二区三区| 99国产精品视频免费观看| 国产欧美日韩三区| 色先锋aa成人| 亚洲成人tv网| 亚洲精品在线免费播放| 国产69精品久久久久777| 亚洲同性同志一二三专区| 欧美在线短视频| 蜜桃精品视频在线| 精品日韩成人av| 成人国产精品视频| 亚洲大型综合色站| 2024国产精品| 色综合天天综合网天天狠天天| 图片区小说区区亚洲影院| 精品捆绑美女sm三区| 成人精品视频网站| 日韩精品乱码av一区二区| 久久综合狠狠综合久久激情 | 国产精品白丝av| 欧美国产一区在线| 欧美日韩一区视频| 精品亚洲成a人| 国产欧美日韩视频一区二区| 在线看日韩精品电影| 国产老女人精品毛片久久| 亚洲婷婷在线视频| 日韩精品专区在线| 91浏览器在线视频| 国产麻豆精品在线观看| 一区二区三区资源| 国产婷婷色一区二区三区在线| 欧美在线制服丝袜| 成熟亚洲日本毛茸茸凸凹| 亚洲成a人片在线观看中文| 国产日韩欧美一区二区三区乱码| 欧美日韩在线直播| 9l国产精品久久久久麻豆| 久久国产精品色婷婷| 亚洲高清久久久| 国产精品国产三级国产专播品爱网 | 日韩专区欧美专区| 亚洲视频一区二区在线观看| 久久久精品国产免大香伊| 欧美午夜电影网| 99综合电影在线视频| 精品一区二区三区蜜桃| 日韩av午夜在线观看| 亚洲精品综合在线| 国产精品免费观看视频| 亚洲精品在线一区二区| 欧美一区二区日韩| 欧美日韩国产三级| 在线观看不卡一区| 色婷婷激情久久| 99久久99久久免费精品蜜臀| 丰满放荡岳乱妇91ww| 国产福利一区二区三区视频在线 | 日韩av一区二区三区四区| 亚洲卡通欧美制服中文| 亚洲色图丝袜美腿| 亚洲少妇最新在线视频| 欧美激情资源网| 久久精品视频在线免费观看| 欧美www视频| 精品第一国产综合精品aⅴ| 精品久久人人做人人爽| 精品国免费一区二区三区| 精品999久久久| 欧美国产精品一区| 中文字幕一区三区| 亚洲品质自拍视频| 一区二区三区国产精华| 亚洲国产视频一区二区| 天堂一区二区在线| 日本午夜精品视频在线观看| 久草热8精品视频在线观看| 经典三级视频一区| 从欧美一区二区三区| www.成人在线| 一本到三区不卡视频| 欧美三区在线视频| 日韩欧美一级二级三级| 久久久不卡影院| 国产精品理伦片| 亚洲国产精品久久久久婷婷884| 水蜜桃久久夜色精品一区的特点| 蜜桃视频免费观看一区| 国产福利精品导航| 91网上在线视频| 8x8x8国产精品| ww亚洲ww在线观看国产| 欧美国产1区2区| 亚洲制服丝袜在线| 久久国产欧美日韩精品| 成人性生交大片免费看中文网站| 91麻豆免费看| 欧美一区欧美二区| 国产精品的网站| 图片区日韩欧美亚洲| 国产一区二区三区四区五区美女| 99视频在线精品| 51精品视频一区二区三区| 国产欧美一区二区精品婷婷| 国产精品二区一区二区aⅴ污介绍| 亚洲一二三区在线观看| 国内精品免费**视频| 91免费在线播放| 日韩三级在线观看| 一区二区中文字幕在线| 免费在线看成人av| 91热门视频在线观看| 欧美精品一区二区三区在线播放| 亚洲天堂a在线| 国内外精品视频| 欧美丰满少妇xxxxx高潮对白| 国产清纯白嫩初高生在线观看91| 一区二区三区成人在线视频| 国产馆精品极品| 欧美一级理论片| 一个色综合网站| 成人性视频免费网站| 日韩一区二区视频| 亚洲最大成人网4388xx| 国产成人免费在线| 欧美成人官网二区| 午夜精品在线看| 日本黄色一区二区| 国产精品久久久久久久久免费丝袜 | 国产精品一二三四区| 欧美精品日韩精品| 亚洲乱码日产精品bd| 成人美女视频在线观看18| 日韩三区在线观看| 婷婷久久综合九色综合伊人色| 成人app网站| 久久久久一区二区三区四区| 免费的成人av| 欧美另类一区二区三区| 一区二区三区小说| 91片在线免费观看| 国产精品福利一区| 成人一区在线看| 国产偷国产偷亚洲高清人白洁| 激情五月激情综合网| 精品少妇一区二区三区| 日日摸夜夜添夜夜添国产精品| 91福利视频网站| 亚洲自拍偷拍欧美| 欧美日韩国产一二三| 午夜精品免费在线观看| 欧美日韩高清不卡| 日韩影院免费视频| 欧美一区2区视频在线观看| 日韩精品1区2区3区| 日韩欧美一区在线| 麻豆91在线观看|