亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? tb_i2s.vhd

?? I2S verilog HDL code including test environment
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
----------------------------------------------------------------------
----                                                              ----
---- WISHBONE I2S Interface IP Core                               ----
----                                                              ----
---- This file is part of the I2S Interface project               ----
---- http://www.opencores.org/cores/i2s_interface/                ----
----                                                              ----
---- Description                                                  ----
---- I2S top level test bench. Two transmitters and two receivers ----
---- are instantiated, one each in slave and master mode.         ----
---- Test result is displayed in the log window, there should     ----
---- be no errors.                                                ----
----                                                              ----
---- To Do:                                                       ----
---- -                                                            ----
----                                                              ----
---- Author(s):                                                   ----
---- - Geir Drange, gedra@opencores.org                           ----
----                                                              ----
----------------------------------------------------------------------
----                                                              ----
---- Copyright (C) 2004 Authors and OPENCORES.ORG                 ----
----                                                              ----
---- This source file may be used and distributed without         ----
---- restriction provided that this copyright statement is not    ----
---- removed from the file and that any derivative work contains  ----
---- the original copyright notice and the associated disclaimer. ----
----                                                              ----
---- This source file is free software; you can redistribute it   ----
---- and/or modify it under the terms of the GNU General          ----
---- Public License as published by the Free Software Foundation; ----
---- either version 2.0 of the License, or (at your option) any   ----
---- later version.                                               ----
----                                                              ----
---- This source is distributed in the hope that it will be       ----
---- useful, but WITHOUT ANY WARRANTY; without even the implied   ----
---- warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ----
---- PURPOSE. See the GNU General Public License for more details.----
----                                                              ----
---- You should have received a copy of the GNU General           ----
---- Public License along with this source; if not, download it   ----
---- from http://www.gnu.org/licenses/gpl.txt                     ----
----                                                              ----
----------------------------------------------------------------------
--
-- CVS Revision History
--
-- $Log: tb_i2s.vhd,v $
-- Revision 1.2  2004/08/07 12:33:29  gedra
-- De-linted.
--
-- Revision 1.1  2004/08/04 14:31:02  gedra
-- Top level test bench.
--
--
--
 
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use work.wb_tb_pack.all;
	
entity tb_i2s is  

end tb_i2s;

architecture behav of tb_i2s is

  component tx_i2s_topm 
    generic (DATA_WIDTH: integer range 16 to 32;
             ADDR_WIDTH: integer range 5 to 32);
    port (
      -- Wishbone interface
      wb_clk_i: in std_logic;
      wb_rst_i: in std_logic;
      wb_sel_i: in std_logic;
      wb_stb_i: in std_logic;
      wb_we_i: in std_logic;
      wb_cyc_i: in std_logic;
      wb_bte_i: in std_logic_vector(1 downto 0);
      wb_cti_i: in std_logic_vector(2 downto 0);
      wb_adr_i: in std_logic_vector(ADDR_WIDTH - 1 downto 0);
      wb_dat_i: in std_logic_vector(DATA_WIDTH -1 downto 0);
      wb_ack_o: out std_logic;
      wb_dat_o: out std_logic_vector(DATA_WIDTH - 1 downto 0);
      -- Interrupt line
      tx_int_o: out std_logic;
      -- I2S signals
      i2s_sd_o: out std_logic;
      i2s_sck_o: out std_logic;
      i2s_ws_o: out std_logic);
  end component;

  component tx_i2s_tops 
    generic (DATA_WIDTH: integer range 16 to 32;
             ADDR_WIDTH: integer range 5 to 32);
    port (
      wb_clk_i: in std_logic;
      wb_rst_i: in std_logic;
      wb_sel_i: in std_logic;
      wb_stb_i: in std_logic;
      wb_we_i: in std_logic;
      wb_cyc_i: in std_logic;
      wb_bte_i: in std_logic_vector(1 downto 0);
      wb_cti_i: in std_logic_vector(2 downto 0);
      wb_adr_i: in std_logic_vector(ADDR_WIDTH - 1 downto 0);
      wb_dat_i: in std_logic_vector(DATA_WIDTH -1 downto 0);
      i2s_sck_i: in std_logic;
      i2s_ws_i: in std_logic;
      wb_ack_o: out std_logic;
      wb_dat_o: out std_logic_vector(DATA_WIDTH - 1 downto 0);
      tx_int_o: out std_logic;
      i2s_sd_o: out std_logic);
  end component;

  component rx_i2s_topm 
    generic (DATA_WIDTH: integer range 16 to 32;
             ADDR_WIDTH: integer range 5 to 32);
    port (
      wb_clk_i: in std_logic;
      wb_rst_i: in std_logic;
      wb_sel_i: in std_logic;
      wb_stb_i: in std_logic;
      wb_we_i: in std_logic;
      wb_cyc_i: in std_logic;
      wb_bte_i: in std_logic_vector(1 downto 0);
      wb_cti_i: in std_logic_vector(2 downto 0);
      wb_adr_i: in std_logic_vector(ADDR_WIDTH - 1 downto 0);
      wb_dat_i: in std_logic_vector(DATA_WIDTH -1 downto 0);
      i2s_sd_i: in std_logic;             -- I2S data input
      wb_ack_o: out std_logic;
      wb_dat_o: out std_logic_vector(DATA_WIDTH - 1 downto 0);
      rx_int_o: out std_logic;            -- Interrupt line
      i2s_sck_o: out std_logic;           -- I2S clock out
      i2s_ws_o: out std_logic);           -- I2S word select out
  end component;
  
  component rx_i2s_tops
    generic (DATA_WIDTH: integer range 16 to 32;
             ADDR_WIDTH: integer range 5 to 32);
    port (
      wb_clk_i: in std_logic;
      wb_rst_i: in std_logic;
      wb_sel_i: in std_logic;
      wb_stb_i: in std_logic;
      wb_we_i: in std_logic;
      wb_cyc_i: in std_logic;
      wb_bte_i: in std_logic_vector(1 downto 0);
      wb_cti_i: in std_logic_vector(2 downto 0);
      wb_adr_i: in std_logic_vector(ADDR_WIDTH - 1 downto 0);
      wb_dat_i: in std_logic_vector(DATA_WIDTH -1 downto 0);
      i2s_sd_i: in std_logic;             -- I2S data input
      i2s_sck_i: in std_logic;            -- I2S clock input
      i2s_ws_i: in std_logic;            -- I2S word select input
      wb_ack_o: out std_logic;
      wb_dat_o: out std_logic_vector(DATA_WIDTH - 1 downto 0);
      rx_int_o: out std_logic);           -- Interrupt line
  end component;

  signal wb_clk_o, wb_rst_o, wb_sel_o, wb_stb_o, wb_we_o : std_logic;
  signal wb_cyc_o, wb_ack_i, rx1_int_o: std_logic;
  signal tx_int_o, tx1_ack, rx1_ack, tx2_ack, rx2_ack : std_logic;
  signal rx2_int_o, tx1_int_o, tx2_int_o : std_logic;
  signal wb_bte_o : std_logic_vector(1 downto 0);
  signal wb_cti_o : std_logic_vector(2 downto 0);
  signal wb_adr_o : std_logic_vector(15 downto 0);
  signal wb_dat_i, wb_dat_o, rx1_dat_i: std_logic_vector(31 downto 0);
  signal tx1_dat_i, rx2_dat_i, tx2_dat_i: std_logic_vector(31 downto 0);
  signal wb_stb_32bit_rx1, wb_stb_32bit_tx1 : std_logic;
  signal wb_stb_32bit_rx2, wb_stb_32bit_tx2 : std_logic;
  signal i2s_sd1, i2s_sd2, i2s_sck1, i2s_sck2, i2s_ws1, i2s_ws2: std_logic;
  -- register address definitions
  constant RX1_VERSION : natural := 16#1000#;
  constant RX1_CONFIG  : natural := 16#1001#;
  constant RX1_INTMASK : natural := 16#1002#;
  constant RX1_INTSTAT : natural := 16#1003#;
  constant RX1_BUF_BASE: natural := 16#1020#;
  constant TX1_VERSION : natural := 16#2000#;
  constant TX1_CONFIG  : natural := 16#2001#;
  constant TX1_INTMASK : natural := 16#2002#;
  constant TX1_INTSTAT : natural := 16#2003#;
  constant TX1_BUF_BASE: natural := 16#2020#;
  constant RX2_VERSION : natural := 16#3000#;
  constant RX2_CONFIG  : natural := 16#3001#;
  constant RX2_INTMASK : natural := 16#3002#;
  constant RX2_INTSTAT : natural := 16#3003#;
  constant RX2_BUF_BASE: natural := 16#3020#;
  constant TX2_VERSION : natural := 16#4000#;
  constant TX2_CONFIG  : natural := 16#4001#;
  constant TX2_INTMASK : natural := 16#4002#;
  constant TX2_INTSTAT : natural := 16#4003#;
  constant TX2_BUF_BASE: natural := 16#4020#;
  
begin

  wb_ack_i <= rx1_ack or tx1_ack or rx2_ack or tx2_ack;
  wb_dat_i <= rx1_dat_i when wb_stb_32bit_rx1 = '1'
              else tx1_dat_i when wb_stb_32bit_tx1 = '1'
              else rx2_dat_i when wb_stb_32bit_rx2 = '1'
              else tx2_dat_i when wb_stb_32bit_tx2 = '1'
              else (others => '0');

-- I2S transmitter 1, slave mode
  ITX32S: tx_i2s_tops 
    generic map (DATA_WIDTH => 32,
                 ADDR_WIDTH => 6)
    port map (
      -- Wishbone interface
      wb_clk_i => wb_clk_o,
      wb_rst_i => wb_rst_o,
      wb_sel_i => wb_sel_o,
      wb_stb_i => wb_stb_32bit_tx1,
      wb_we_i => wb_we_o,
      wb_cyc_i => wb_cyc_o,
      wb_bte_i => wb_bte_o,
      wb_cti_i => wb_cti_o,
      wb_adr_i => wb_adr_o(5 downto 0),
      wb_dat_i => wb_dat_o(31 downto 0),
      wb_ack_o => tx1_ack,
      wb_dat_o => tx1_dat_i,
      tx_int_o => tx1_int_o,
      i2s_sd_o => i2s_sd1,
      i2s_sck_i => i2s_sck1,
      i2s_ws_i => i2s_ws1);

-- I2S transmitter 2, master mode
  ITX32M: tx_i2s_topm 
    generic map (DATA_WIDTH => 32,
                 ADDR_WIDTH => 6)
    port map (
      -- Wishbone interface

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日本亚洲高清| 欧美精品第1页| 国产美女主播视频一区| 首页国产欧美久久| 亚洲福利视频一区| 亚洲最新视频在线播放| 亚洲视频在线一区观看| 欧美激情一二三区| 国产精品免费视频网站| 国产日韩欧美一区二区三区乱码| 欧美成人欧美edvon| 日韩欧美在线1卡| 欧美一区永久视频免费观看| 欧美一区二区国产| 91精品国产一区二区三区蜜臀 | 精品亚洲欧美一区| 久久99国产精品久久99| 久久精品国产亚洲aⅴ| 久久aⅴ国产欧美74aaa| 国内不卡的二区三区中文字幕| 国产精品99久久久久久有的能看 | 99精品久久久久久| 一本大道久久a久久精品综合| 色成年激情久久综合| 欧美影院午夜播放| 91精品蜜臀在线一区尤物| 精品国产三级电影在线观看| 国产欧美精品一区| 亚洲精品亚洲人成人网| 日韩电影在线免费看| 国产乱人伦偷精品视频免下载| www.久久久久久久久| 欧美三级视频在线观看| 欧美mv日韩mv国产网站| 国产精品国产三级国产a| 一区二区三区国产豹纹内裤在线| 免费在线观看日韩欧美| 懂色一区二区三区免费观看| 欧美综合色免费| 国产亚洲欧美在线| 亚洲福利国产精品| 成人av在线播放网址| 制服丝袜一区二区三区| 国产精品久久久久久久久久免费看| 午夜免费欧美电影| 成人精品鲁一区一区二区| 欧美日韩成人一区| 17c精品麻豆一区二区免费| 麻豆精品一区二区| 在线视频国内一区二区| 久久精品男人天堂av| 亚洲www啪成人一区二区麻豆| 国产不卡高清在线观看视频| 欧美另类z0zxhd电影| 亚洲欧美日韩在线播放| 韩国欧美国产一区| 制服丝袜中文字幕一区| 亚洲一区二区三区国产| 成人免费看黄yyy456| 日韩精品资源二区在线| 亚洲成a人在线观看| 99在线热播精品免费| 久久久国产午夜精品| 麻豆精品视频在线| 7777精品伊人久久久大香线蕉完整版 | 精品一区二区三区在线播放| 欧美伊人久久久久久久久影院| 国产精品欧美极品| 久久99精品久久久久久| 欧美男男青年gay1069videost| 亚洲三级在线免费| 成人h动漫精品| 国产精品不卡视频| 成人自拍视频在线| 国产日韩欧美麻豆| 风间由美中文字幕在线看视频国产欧美| 日韩一区二区视频在线观看| 亚洲18影院在线观看| 91久久精品一区二区二区| 国产精品国产三级国产有无不卡| 成人蜜臀av电影| 成人欧美一区二区三区| 成人性生交大片免费看视频在线 | 国产东北露脸精品视频| 2023国产一二三区日本精品2022| 精品一区二区在线观看| 欧美一卡在线观看| 美女视频一区在线观看| 欧美电影免费提供在线观看| 精品一二三四区| 亚洲国产精品av| av电影在线观看不卡| 亚洲欧美福利一区二区| 一本到高清视频免费精品| 亚洲愉拍自拍另类高清精品| 欧美日韩国产免费| 男人的天堂亚洲一区| 久久久久久久电影| aa级大片欧美| 午夜私人影院久久久久| 欧美一区午夜精品| 国产一区欧美二区| 中文字幕在线观看不卡| 欧洲精品一区二区三区在线观看| 日韩中文字幕1| 久久久亚洲国产美女国产盗摄 | 精品国产人成亚洲区| 粉嫩蜜臀av国产精品网站| 亚洲美女偷拍久久| 日韩欧美一二三四区| 盗摄精品av一区二区三区| 亚洲美女精品一区| 91精品国产一区二区三区香蕉| 丁香六月综合激情| 日韩激情av在线| 国产精品日韩成人| 欧美精品三级在线观看| 国产精品亚洲综合一区在线观看| 亚洲精品视频一区二区| 91精品欧美综合在线观看最新| 成人av午夜电影| 蜜桃av噜噜一区| 一区二区国产视频| 国产女主播一区| 欧美va在线播放| 欧美三级电影网| 99久久er热在这里只有精品15 | 日本高清不卡视频| 国产一区二区伦理片| 亚洲国产日韩在线一区模特| 国产精品私人影院| 精品国产成人系列| 欧美日韩精品一区二区天天拍小说 | 日韩av电影免费观看高清完整版 | 国产精品资源在线看| 亚洲成人av福利| 一区二区三区国产精华| 国产欧美精品一区| 精品区一区二区| 日韩你懂的电影在线观看| 欧美又粗又大又爽| 99re亚洲国产精品| 国产成人av自拍| 国产精品123区| 精品一区二区三区免费观看| 亚洲高清免费视频| 亚洲制服丝袜在线| 亚洲人快播电影网| 国产精品沙发午睡系列990531| 精品理论电影在线观看| 日韩一区二区在线观看| 在线成人免费观看| 欧美欧美欧美欧美| 欧美日韩国产经典色站一区二区三区| 一道本成人在线| 色婷婷久久久综合中文字幕| 不卡影院免费观看| 成人高清视频在线观看| 成人性生交大合| 91在线视频观看| 色综合天天做天天爱| 91原创在线视频| 在线免费不卡电影| 在线观看日韩毛片| 在线视频国产一区| 欧美蜜桃一区二区三区| 欧美精品xxxxbbbb| 欧美精品自拍偷拍| 欧美一区二区三区视频| 欧美成人a∨高清免费观看| 日韩欧美一区二区三区在线| 精品欧美一区二区久久| 久久久久国产精品免费免费搜索| 中文字幕电影一区| 日韩毛片高清在线播放| 亚洲另类在线一区| 亚洲大片免费看| 久久国产麻豆精品| 国产成人精品一区二区三区四区| av一区二区三区在线| 色婷婷久久综合| xnxx国产精品| 亚洲精品欧美二区三区中文字幕| 樱桃国产成人精品视频| 日本三级韩国三级欧美三级| 激情综合亚洲精品| 成人性视频免费网站| 在线观看日韩电影| 久久综合色综合88| ...xxx性欧美| 极品美女销魂一区二区三区| av一区二区三区四区| 88在线观看91蜜桃国自产| 久久伊人中文字幕| 一色屋精品亚洲香蕉网站| 午夜精品福利一区二区三区av | 亚洲成人自拍网| 国产精品自拍av| 在线成人免费观看| 中文字幕一区在线观看视频|