亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? netarm_ser_module.h

?? 針對OpenJtag通用調試板的Uboot程序
?? H
字號:
/* * linux/include/asm-arm/arch-netarm/netarm_ser_module.h * * Copyright (C) 2000 NETsilicon, Inc. * Copyright (C) 2000 Red Hat, Inc. * * This software is copyrighted by Red Hat. LICENSEE agrees that * it will not delete this copyright notice, trademarks or protective * notices from any copy made by LICENSEE. * * This software is provided "AS-IS" and any express or implied * warranties or conditions, including but not limited to any * implied warranties of merchantability and fitness for a particular * purpose regarding this software. In no event shall Red Hat * be liable for any indirect, consequential, or incidental damages, * loss of profits or revenue, loss of use or data, or interruption * of business, whether the alleged damages are labeled in contract, * tort, or indemnity. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. * * author(s) : Joe deBlaquiere *             Clark Williams */#ifndef __NETARM_SER_MODULE_REGISTERS_H#define __NETARM_SER_MODULE_REGISTERS_H#ifndef	__ASSEMBLER__/* (--sub)#include "types.h" *//* serial channel control structure */typedef struct {  u32	ctrl_a;  u32	ctrl_b;  u32	status_a;  u32	bitrate;  u32	fifo;  u32	rx_buf_timer;  u32	rx_char_timer;  u32	rx_match;  u32	rx_match_mask;  u32	ctrl_c;  u32	status_b;  u32	status_c;  u32	fifo_last;  u32	unused[3];} netarm_serial_channel_t;#endif/* SER unit register offsets *//* #ifdef CONFIG_ARCH_NETARM */#define	NETARM_SER_MODULE_BASE		(0xFFD00000)/* #else *//* extern serial_channel_t netarm_dummy_registers[]; *//* #define NETARM_SER_MODULE_BASE		(netarm_dummy_registers) *//* #ifndef NETARM_XTAL_FREQ *//* #define NETARM_XTAL_FREQ                18432000 *//* #endif *//* #endif *//* calculate the sysclk value from the pll setting */#define	NETARM_PLLED_SYSCLK_FREQ	(( NETARM_XTAL_FREQ / 5 ) * \					 ( NETARM_PLL_COUNT_VAL + 3 ))#define get_serial_channel(c) (&(((netarm_serial_channel_t *)NETARM_SER_MODULE_BASE)[c]))#define	NETARM_SER_CH1_CTRL_A		(0x00)#define	NETARM_SER_CH1_CTRL_B		(0x04)#define	NETARM_SER_CH1_STATUS_A		(0x08)#define	NETARM_SER_CH1_BITRATE		(0x0C)#define	NETARM_SER_CH1_FIFO		(0x10)#define	NETARM_SER_CH1_RX_BUF_TMR	(0x14)#define	NETARM_SER_CH1_RX_CHAR_TMR	(0x18)#define	NETARM_SER_CH1_RX_MATCH		(0x1c)#define	NETARM_SER_CH1_RX_MATCH_MASK	(0x20)#define	NETARM_SER_CH1_CTRL_C		(0x24)#define	NETARM_SER_CH1_STATUS_B		(0x28)#define	NETARM_SER_CH1_STATUS_C		(0x2c)#define	NETARM_SER_CH1_FIFO_LAST	(0x30)#define	NETARM_SER_CH2_CTRL_A		(0x40)#define	NETARM_SER_CH2_CTRL_B		(0x44)#define	NETARM_SER_CH2_STATUS_A		(0x48)#define	NETARM_SER_CH2_BITRATE		(0x4C)#define	NETARM_SER_CH2_FIFO		(0x50)#define	NETARM_SER_CH2_RX_BUF_TMR	(0x54)#define	NETARM_SER_CH2_RX_CHAR_TMR	(0x58)#define	NETARM_SER_CH2_RX_MATCH		(0x5c)#define	NETARM_SER_CH2_RX_MATCH_MASK	(0x60)#define	NETARM_SER_CH2_CTRL_C		(0x64)#define	NETARM_SER_CH2_STATUS_B		(0x68)#define	NETARM_SER_CH2_STATUS_C		(0x6c)#define	NETARM_SER_CH2_FIFO_LAST	(0x70)/* select bitfield defintions *//* Control Register A */#define	NETARM_SER_CTLA_ENABLE		(0x80000000)#define	NETARM_SER_CTLA_BRK		(0x40000000)#define	NETARM_SER_CTLA_STICKP		(0x20000000)#define	NETARM_SER_CTLA_P_EVEN		(0x18000000)#define	NETARM_SER_CTLA_P_ODD		(0x08000000)#define	NETARM_SER_CTLA_P_NONE		(0x00000000)/* if you read the errata, you will find that the STOP bits don't work right */#define	NETARM_SER_CTLA_2STOP		(0x00000000)#define	NETARM_SER_CTLA_3STOP		(0x04000000)#define	NETARM_SER_CTLA_5BITS		(0x00000000)#define	NETARM_SER_CTLA_6BITS		(0x01000000)#define	NETARM_SER_CTLA_7BITS		(0x02000000)#define	NETARM_SER_CTLA_8BITS		(0x03000000)#define	NETARM_SER_CTLA_CTSTX		(0x00800000)#define	NETARM_SER_CTLA_RTSRX		(0x00400000)#define	NETARM_SER_CTLA_LOOP_REM	(0x00200000)#define	NETARM_SER_CTLA_LOOP_LOC	(0x00100000)#define	NETARM_SER_CTLA_GPIO2		(0x00080000)#define	NETARM_SER_CTLA_GPIO1		(0x00040000)#define	NETARM_SER_CTLA_DTR_EN		(0x00020000)#define	NETARM_SER_CTLA_RTS_EN		(0x00010000)#define	NETARM_SER_CTLA_IE_RX_BRK	(0x00008000)#define	NETARM_SER_CTLA_IE_RX_FRMERR	(0x00004000)#define	NETARM_SER_CTLA_IE_RX_PARERR	(0x00002000)#define	NETARM_SER_CTLA_IE_RX_OVERRUN	(0x00001000)#define	NETARM_SER_CTLA_IE_RX_RDY	(0x00000800)#define	NETARM_SER_CTLA_IE_RX_HALF	(0x00000400)#define	NETARM_SER_CTLA_IE_RX_FULL	(0x00000200)#define	NETARM_SER_CTLA_IE_RX_DMAEN	(0x00000100)#define	NETARM_SER_CTLA_IE_RX_DCD	(0x00000080)#define	NETARM_SER_CTLA_IE_RX_RI	(0x00000040)#define	NETARM_SER_CTLA_IE_RX_DSR	(0x00000020)#define NETARM_SER_CTLA_IE_RX_ALL	(NETARM_SER_CTLA_IE_RX_BRK \					|NETARM_SER_CTLA_IE_RX_FRMERR \					|NETARM_SER_CTLA_IE_RX_PARERR \					|NETARM_SER_CTLA_IE_RX_OVERRUN \					|NETARM_SER_CTLA_IE_RX_RDY \					|NETARM_SER_CTLA_IE_RX_HALF \					|NETARM_SER_CTLA_IE_RX_FULL \					|NETARM_SER_CTLA_IE_RX_DMAEN \					|NETARM_SER_CTLA_IE_RX_DCD \					|NETARM_SER_CTLA_IE_RX_RI \					|NETARM_SER_CTLA_IE_RX_DSR)#define	NETARM_SER_CTLA_IE_TX_CTS	(0x00000010)#define	NETARM_SER_CTLA_IE_TX_EMPTY	(0x00000008)#define	NETARM_SER_CTLA_IE_TX_HALF	(0x00000004)#define	NETARM_SER_CTLA_IE_TX_FULL	(0x00000002)#define	NETARM_SER_CTLA_IE_TX_DMAEN	(0x00000001)#define NETARM_SER_CTLA_IE_TX_ALL	(NETARM_SER_CTLA_IE_TX_CTS \					|NETARM_SER_CTLA_IE_TX_EMPTY \					|NETARM_SER_CTLA_IE_TX_HALF \					|NETARM_SER_CTLA_IE_TX_FULL \					|NETARM_SER_CTLA_IE_TX_DMAEN)/* Control Register B */#define	NETARM_SER_CTLB_MATCH1_EN	(0x80000000)#define	NETARM_SER_CTLB_MATCH2_EN	(0x40000000)#define	NETARM_SER_CTLB_MATCH3_EN	(0x20000000)#define	NETARM_SER_CTLB_MATCH4_EN	(0x10000000)#define	NETARM_SER_CTLB_RBGT_EN		(0x08000000)#define	NETARM_SER_CTLB_RCGT_EN		(0x04000000)#define	NETARM_SER_CTLB_UART_MODE	(0x00000000)#define	NETARM_SER_CTLB_HDLC_MODE	(0x00100000)#define	NETARM_SER_CTLB_SPI_MAS_MODE	(0x00200000)#define	NETARM_SER_CTLB_SPI_SLV_MODE	(0x00300000)#define	NETARM_SER_CTLB_REV_BIT_ORDER	(0x00080000)#define	NETARM_SER_CTLB_MAM1		(0x00040000)#define	NETARM_SER_CTLB_MAM2		(0x00020000)/* Status Register A */#define	NETARM_SER_STATA_MATCH1		(0x80000000)#define	NETARM_SER_STATA_MATCH2		(0x40000000)#define	NETARM_SER_STATA_MATCH3		(0x20000000)#define	NETARM_SER_STATA_MATCH4		(0x10000000)#define	NETARM_SER_STATA_BGAP		(0x80000000)#define	NETARM_SER_STATA_CGAP		(0x40000000)#define	NETARM_SER_STATA_RX_1B		(0x00100000)#define	NETARM_SER_STATA_RX_2B		(0x00200000)#define	NETARM_SER_STATA_RX_3B		(0x00300000)#define	NETARM_SER_STATA_RX_4B		(0x00000000)/* downshifted values */#define	NETARM_SER_STATA_RXFDB_1BYTES	(0x001)#define	NETARM_SER_STATA_RXFDB_2BYTES	(0x002)#define	NETARM_SER_STATA_RXFDB_3BYTES	(0x003)#define	NETARM_SER_STATA_RXFDB_4BYTES	(0x000)#define	NETARM_SER_STATA_RXFDB_MASK	(0x00300000)#define	NETARM_SER_STATA_RXFDB(x)	(((x) & NETARM_SER_STATA_RXFDB_MASK) \					 >> 20)#define	NETARM_SER_STATA_DCD		(0x00080000)#define	NETARM_SER_STATA_RI		(0x00040000)#define	NETARM_SER_STATA_DSR		(0x00020000)#define	NETARM_SER_STATA_CTS		(0x00010000)#define	NETARM_SER_STATA_RX_BRK		(0x00008000)#define	NETARM_SER_STATA_RX_FRMERR	(0x00004000)#define	NETARM_SER_STATA_RX_PARERR	(0x00002000)#define	NETARM_SER_STATA_RX_OVERRUN	(0x00001000)#define	NETARM_SER_STATA_RX_RDY		(0x00000800)#define	NETARM_SER_STATA_RX_HALF	(0x00000400)#define	NETARM_SER_STATA_RX_CLOSED	(0x00000200)#define	NETARM_SER_STATA_RX_FULL	(0x00000100)#define	NETARM_SER_STATA_RX_DCD		(0x00000080)#define	NETARM_SER_STATA_RX_RI		(0x00000040)#define	NETARM_SER_STATA_RX_DSR		(0x00000020)#define	NETARM_SER_STATA_TX_CTS		(0x00000010)#define	NETARM_SER_STATA_TX_RDY		(0x00000008)#define	NETARM_SER_STATA_TX_HALF	(0x00000004)#define	NETARM_SER_STATA_TX_FULL	(0x00000002)#define	NETARM_SER_STATA_TX_DMAEN	(0x00000001)/* you have to clear all receive signals to get the fifo to move forward */#define NETARM_SER_STATA_CLR_ALL	(NETARM_SER_STATA_RX_BRK | \					 NETARM_SER_STATA_RX_FRMERR | \					 NETARM_SER_STATA_RX_PARERR | \					 NETARM_SER_STATA_RX_OVERRUN | \					 NETARM_SER_STATA_RX_HALF | \					 NETARM_SER_STATA_RX_CLOSED | \					 NETARM_SER_STATA_RX_FULL | \					 NETARM_SER_STATA_RX_DCD | \					 NETARM_SER_STATA_RX_RI | \					 NETARM_SER_STATA_RX_DSR | \					 NETARM_SER_STATA_TX_CTS )/* Bit Rate Registers */#define	NETARM_SER_BR_EN		(0x80000000)#define	NETARM_SER_BR_TMODE		(0x40000000)#define	NETARM_SER_BR_RX_CLK_INT	(0x00000000)#define	NETARM_SER_BR_RX_CLK_EXT	(0x20000000)#define	NETARM_SER_BR_TX_CLK_INT	(0x00000000)#define	NETARM_SER_BR_TX_CLK_EXT	(0x10000000)#define	NETARM_SER_BR_RX_CLK_DRV	(0x08000000)#define	NETARM_SER_BR_TX_CLK_DRV	(0x04000000)#define	NETARM_SER_BR_CLK_EXT_5		(0x00000000)#define	NETARM_SER_BR_CLK_SYSTEM	(0x01000000)#define	NETARM_SER_BR_CLK_OUT1A		(0x02000000)#define	NETARM_SER_BR_CLK_OUT2A		(0x03000000)#define	NETARM_SER_BR_TX_CLK_INV	(0x00800000)#define	NETARM_SER_BR_RX_CLK_INV	(0x00400000)/* complete settings assuming system clock input is 18MHz */#define	NETARM_SER_BR_MASK		(0x000007FF)/* bit rate determined from equation Fbr = Fxtal / [ 10 * ( N + 1 ) ] *//* from section 7.5.4 of HW Ref Guide *//* #ifdef CONFIG_NETARM_PLL_BYPASS */#define	NETARM_SER_BR_X16(x)	( NETARM_SER_BR_EN | 			\				  NETARM_SER_BR_RX_CLK_INT | 		\				  NETARM_SER_BR_TX_CLK_INT | 		\				  NETARM_SER_BR_CLK_EXT_5 | 		\				  ( ( ( ( NETARM_XTAL_FREQ / 		\				          ( x * 10 ) ) - 1 ) /	16 ) & 	\				    NETARM_SER_BR_MASK ) )/*#else#define	NETARM_SER_BR_X16(x)	( NETARM_SER_BR_EN | 			\				  NETARM_SER_BR_RX_CLK_INT | 		\				  NETARM_SER_BR_TX_CLK_INT | 		\				  NETARM_SER_BR_CLK_SYSTEM | 		\				  ( ( ( ( NETARM_PLLED_SYSCLK_FREQ / 		\				          ( x * 2 ) ) - 1 ) /	16 ) & 	\				    NETARM_SER_BR_MASK ) )#endif*//* Receive Buffer Gap Timer */#define	NETARM_SER_RX_GAP_TIMER_EN	(0x80000000)#define	NETARM_SER_RX_GAP_MASK		(0x00003FFF)/* rx gap is a function of bit rate x *//* #ifdef CONFIG_NETARM_PLL_BYPASS */#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 10 * NETARM_XTAL_FREQ ) /	\				        ( x * 5 * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )/*#else#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |			\				  ( ( ( ( 2 * NETARM_PLLED_SYSCLK_FREQ ) /	\				        ( x * 512 ) ) - 1 ) & 			\			              NETARM_SER_RX_GAP_MASK ) )#endif*/#if 0#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 2 * NETARM_PLLED_SYSCLK_FREQ ) /	\				        ( x * 5 * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )#define	NETARM_SER_RXGAP(x)	( NETARM_SER_RX_GAP_TIMER_EN |		\				  ( ( ( ( 10 * NETARM_XTAL_FREQ ) /	\				        ( x * 512 ) ) - 1 ) & 	\			              NETARM_SER_RX_GAP_MASK ) )#endif#define MIN_BAUD_RATE        600#define MAX_BAUD_RATE     115200/* the default BAUD rate for the BOOTLOADER, there is a separate *//* setting in the serial driver <arch/armnommu/drivers/char/serial-netarm.h> */#define DEFAULT_BAUD_RATE 9600#define NETARM_SER_FIFO_SIZE 32#define MIN_GAP 0#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美体内she精视频| 色哟哟亚洲精品| 色88888久久久久久影院按摩| 日韩一区二区免费电影| 国产精品美女久久久久久| 蜜桃精品在线观看| 一本一道综合狠狠老| 久久久亚洲国产美女国产盗摄| 一区二区三区欧美| 高清国产午夜精品久久久久久| 日韩一区二区在线观看视频播放| 中文字幕日韩欧美一区二区三区| 麻豆精品在线播放| 色婷婷综合久久久中文一区二区| 国产欧美一区二区三区网站 | 精品国产制服丝袜高跟| 亚洲在线观看免费| av一二三不卡影片| 国产日韩欧美综合一区| 久久国产剧场电影| 日韩亚洲欧美高清| 日韩黄色小视频| 日韩一级视频免费观看在线| 韩国女主播成人在线观看| 91丨porny丨中文| 欧美韩日一区二区三区四区| 美国三级日本三级久久99| 欧美性猛交xxxxxx富婆| 亚洲免费在线观看视频| 99精品黄色片免费大全| 国产精品美女一区二区三区| 成人永久aaa| 国产色婷婷亚洲99精品小说| 国产精品自在在线| 久久影院视频免费| 国产精品资源站在线| 精品国产乱码久久久久久1区2区| 美国十次了思思久久精品导航| 欧美一区二区在线视频| 日本麻豆一区二区三区视频| 91精品欧美福利在线观看| 亚洲成a人在线观看| 欧美三级电影精品| 日日摸夜夜添夜夜添国产精品| 在线电影院国产精品| 日韩一区精品字幕| 日韩精品一区二区三区中文不卡 | 91麻豆精东视频| 中文字幕视频一区二区三区久| eeuss鲁片一区二区三区在线看| 国产欧美日产一区| 色一区在线观看| 亚洲午夜一二三区视频| 91精品国产一区二区三区| 久久国产精品99精品国产| 国产亚洲欧美激情| 99久久婷婷国产综合精品电影| 夜夜亚洲天天久久| 91精品国产综合久久久蜜臀粉嫩 | 亚洲综合视频网| 欧美一区二区三区在线视频| 狠狠色伊人亚洲综合成人| 日本一区二区综合亚洲| 欧美性受xxxx黑人xyx| 免费成人美女在线观看.| 久久亚洲精品小早川怜子| 99精品国产热久久91蜜凸| 午夜久久电影网| 久久久久一区二区三区四区| 一本色道久久加勒比精品| 亚洲国产精品自拍| 精品对白一区国产伦| 不卡的看片网站| 日本亚洲天堂网| 国产精品白丝在线| 日韩一区二区不卡| 色综合久久综合网97色综合 | 国产精品一二三四五| 日韩理论片网站| 日韩欧美一二三四区| 91免费版在线看| 久久成人av少妇免费| 亚洲精品欧美专区| 久久久美女毛片| 51精品国自产在线| 97久久超碰国产精品电影| 久久不见久久见免费视频7| 亚洲日韩欧美一区二区在线| 精品国产乱码久久久久久久| 在线观看视频一区二区| 成人午夜看片网址| 麻豆精品一区二区三区| 亚洲一区中文日韩| 欧美激情在线看| 精品剧情在线观看| 欧美日韩国产乱码电影| 99久久精品免费精品国产| 国产自产视频一区二区三区| 日韩精品三区四区| 天堂久久一区二区三区| 一区二区三区中文字幕在线观看| 国产日韩精品一区二区浪潮av| 欧美一级电影网站| 欧美高清激情brazzers| 91黄色小视频| 色噜噜偷拍精品综合在线| 成人免费观看av| 国产suv精品一区二区三区| 另类综合日韩欧美亚洲| 五月婷婷综合网| 亚洲第一在线综合网站| 亚洲一区视频在线| 亚洲最大成人网4388xx| 亚洲男人电影天堂| 亚洲人成小说网站色在线| 久久夜色精品一区| 日韩视频一区二区三区| 日本道精品一区二区三区| 91免费版在线看| 成人黄色小视频在线观看| 亚洲无线码一区二区三区| 精品人伦一区二区色婷婷| 91美女片黄在线观看| 成人手机在线视频| 国产**成人网毛片九色 | 国产情人综合久久777777| 欧美在线一二三四区| 欧美性猛交xxxx黑人交| 99久精品国产| 不卡一区二区三区四区| 成人免费视频一区| 国产乱码精品1区2区3区| 成人影视亚洲图片在线| 国产黄色成人av| 国产精品一品二品| 国产一区二区三区蝌蚪| 黑人巨大精品欧美黑白配亚洲| 韩日欧美一区二区三区| 国产专区综合网| 九一久久久久久| 美女高潮久久久| 狠狠色2019综合网| 国产精品白丝jk黑袜喷水| 久久精品一区二区| 91精品国产色综合久久久蜜香臀| 在线亚洲人成电影网站色www| 91色.com| 欧美视频一区在线| 欧美日本不卡视频| 欧美精品一区二区三区蜜臀| 精品国产91亚洲一区二区三区婷婷| 日韩欧美激情一区| 国产欧美日韩不卡| 国产欧美一区二区三区在线老狼| 亚洲乱码国产乱码精品精可以看| 亚洲卡通欧美制服中文| 午夜精品久久久久久久久久| 免费成人在线视频观看| 国产精品亚洲第一区在线暖暖韩国 | 91在线视频播放| 在线视频一区二区免费| 国产精品久久毛片| 久久综合九色综合欧美就去吻 | 91一区二区三区在线观看| 91小视频在线免费看| 欧美日韩高清一区| 日韩欧美亚洲国产精品字幕久久久| 久久久蜜臀国产一区二区| 自拍偷拍国产精品| 美女久久久精品| 97久久人人超碰| 欧美日韩国产免费一区二区| 久久综合九色综合97婷婷| 久久九九久精品国产免费直播| 亚洲国产成人av网| 国产在线视频精品一区| 波波电影院一区二区三区| 欧美写真视频网站| 国产精品三级av在线播放| 亚洲va欧美va天堂v国产综合| 精品综合久久久久久8888| 99久久久久免费精品国产 | 欧美视频一区二区| 精品国产一区二区三区久久久蜜月| 中文字幕欧美激情| 亚洲在线视频网站| 99re这里只有精品6| 日韩午夜激情视频| 亚洲乱码中文字幕综合| 国模无码大尺度一区二区三区| 在线不卡中文字幕播放| 国产精品久久久久aaaa| 麻豆精品新av中文字幕| 91麻豆国产香蕉久久精品| 国产精品第13页| 国产在线视频不卡二| 欧美日韩黄色一区二区| 亚洲人成伊人成综合网小说| 国产最新精品精品你懂的| 欧美精品日韩精品|