亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cpci750.c

?? 針對OpenJtag通用調試板的Uboot程序
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* * (C) Copyright 2001 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * modifications for the DB64360 eval board based by Ingo.Assmus@keymile.com * modifications for the cpci750 by reinhard.arlt@esd-electronics.com *//* * cpci750.c - main board support/init for the esd cpci750. */#include <common.h>#include <74xx_7xx.h>#include "../../Marvell/include/memory.h"#include "../../Marvell/include/pci.h"#include "../../Marvell/include/mv_gen_reg.h"#include <net.h>#include "eth.h"#include "mpsc.h"#include "i2c.h"#include "64360.h"#include "mv_regs.h"#undef	DEBUG/*#define	DEBUG */#ifdef CONFIG_PCI#define	MAP_PCI#endif /* of CONFIG_PCI */#ifdef DEBUG#define DP(x) x#else#define DP(x)#endifextern void flush_data_cache (void);extern void invalidate_l1_instruction_cache (void);extern flash_info_t flash_info[];/* ------------------------------------------------------------------------- *//* this is the current GT register space location *//* it starts at CFG_DFL_GT_REGS but moves later to CFG_GT_REGS *//* Unfortunately, we cant change it while we are in flash, so we initialize it * to the "final" value. This means that any debug_led calls before * board_early_init_f wont work right (like in cpu_init_f). * See also my_remap_gt_regs below. (NTL) */void board_prebootm_init (void);unsigned int INTERNAL_REG_BASE_ADDR = CFG_GT_REGS;int display_mem_map (void);/* ------------------------------------------------------------------------- *//* * This is a version of the GT register space remapping function that * doesn't touch globals (meaning, it's ok to run from flash.) * * Unfortunately, this has the side effect that a writable * INTERNAL_REG_BASE_ADDR is impossible. Oh well. */void my_remap_gt_regs (u32 cur_loc, u32 new_loc){	u32 temp;	/* check and see if it's already moved *//* original ppcboot 1.1.6 source	temp = in_le32((u32 *)(new_loc + INTERNAL_SPACE_DECODE));	if ((temp & 0xffff) == new_loc >> 20)		return;	temp = (in_le32((u32 *)(cur_loc + INTERNAL_SPACE_DECODE)) &		0xffff0000) | (new_loc >> 20);	out_le32((u32 *)(cur_loc + INTERNAL_SPACE_DECODE), temp);	while (GTREGREAD(INTERNAL_SPACE_DECODE) != temp);original ppcboot 1.1.6 source end */	temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));	if ((temp & 0xffff) == new_loc >> 16)		return;	temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &		0xffff0000) | (new_loc >> 16);	out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);	while (GTREGREAD (INTERNAL_SPACE_DECODE) != temp);}#ifdef CONFIG_PCIstatic void gt_pci_config (void){	unsigned int stat;	unsigned int val = 0x00fff864;	/* DINK32: BusNum 23:16,  DevNum 15:11, FuncNum 10:8, RegNum 7:2 */	/* In PCIX mode devices provide their own bus and device numbers. We query the Discovery II's	 * config registers by writing ones to the bus and device.	 * We then update the Virtual register with the correct value for the bus and device.	 */	if ((GTREGREAD (PCI_0_MODE) & (BIT4 | BIT5)) != 0) {	/*if  PCI-X */		GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);		GT_REG_READ (PCI_0_CONFIG_DATA_VIRTUAL_REG, &stat);		GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);		GT_REG_WRITE (PCI_0_CONFIG_DATA_VIRTUAL_REG,			      (stat & 0xffff0000) | CFG_PCI_IDSEL);	}	if ((GTREGREAD (PCI_1_MODE) & (BIT4 | BIT5)) != 0) {	/*if  PCI-X */		GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);		GT_REG_READ (PCI_1_CONFIG_DATA_VIRTUAL_REG, &stat);		GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);		GT_REG_WRITE (PCI_1_CONFIG_DATA_VIRTUAL_REG,			      (stat & 0xffff0000) | CFG_PCI_IDSEL);	}	/* Enable master */	PCI_MASTER_ENABLE (0, SELF);	PCI_MASTER_ENABLE (1, SELF);	/* Enable PCI0/1 Mem0 and IO 0 disable all others */	GT_REG_READ (BASE_ADDR_ENABLE, &stat);	stat |= (1 << 11) | (1 << 12) | (1 << 13) | (1 << 16) | (1 << 17) | (1									     <<									     18);	stat &= ~((1 << 9) | (1 << 10) | (1 << 14) | (1 << 15));	GT_REG_WRITE (BASE_ADDR_ENABLE, stat);	/* ronen- add write to pci remap registers for 64460.	   in 64360 when writing to pci base go and overide remap automaticaly,	   in 64460 it doesn't */	GT_REG_WRITE (PCI_0_IO_BASE_ADDR, CFG_PCI0_IO_SPACE >> 16);	GT_REG_WRITE (PCI_0I_O_ADDRESS_REMAP, CFG_PCI0_IO_SPACE_PCI >> 16);	GT_REG_WRITE (PCI_0_IO_SIZE, (CFG_PCI0_IO_SIZE - 1) >> 16);	GT_REG_WRITE (PCI_0_MEMORY0_BASE_ADDR, CFG_PCI0_MEM_BASE >> 16);	GT_REG_WRITE (PCI_0MEMORY0_ADDRESS_REMAP, CFG_PCI0_MEM_BASE >> 16);	GT_REG_WRITE (PCI_0_MEMORY0_SIZE, (CFG_PCI0_MEM_SIZE - 1) >> 16);	GT_REG_WRITE (PCI_1_IO_BASE_ADDR, CFG_PCI1_IO_SPACE >> 16);	GT_REG_WRITE (PCI_1I_O_ADDRESS_REMAP, CFG_PCI1_IO_SPACE_PCI >> 16);	GT_REG_WRITE (PCI_1_IO_SIZE, (CFG_PCI1_IO_SIZE - 1) >> 16);	GT_REG_WRITE (PCI_1_MEMORY0_BASE_ADDR, CFG_PCI1_MEM_BASE >> 16);	GT_REG_WRITE (PCI_1MEMORY0_ADDRESS_REMAP, CFG_PCI1_MEM_BASE >> 16);	GT_REG_WRITE (PCI_1_MEMORY0_SIZE, (CFG_PCI1_MEM_SIZE - 1) >> 16);	/* PCI interface settings */	/* Timeout set to retry forever */	GT_REG_WRITE (PCI_0TIMEOUT_RETRY, 0x0);	GT_REG_WRITE (PCI_1TIMEOUT_RETRY, 0x0);	/* ronen - enable only CS0 and Internal reg!! */	GT_REG_WRITE (PCI_0BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);	GT_REG_WRITE (PCI_1BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);/*ronen update the pci internal registers base address.*/#ifdef MAP_PCI	for (stat = 0; stat <= PCI_HOST1; stat++)		pciWriteConfigReg (stat,				   PCI_INTERNAL_REGISTERS_MEMORY_MAPPED_BASE_ADDRESS,				   SELF, CFG_GT_REGS);#endif}#endif/* Setup CPU interface paramaters */static void gt_cpu_config (void){	cpu_t cpu = get_cpu_type ();	ulong tmp;	/* cpu configuration register */	tmp = GTREGREAD (CPU_CONFIGURATION);	/* set the SINGLE_CPU bit  see MV64360 P.399 */#ifndef CFG_GT_DUAL_CPU		/* SINGLE_CPU seems to cause JTAG problems */	tmp |= CPU_CONF_SINGLE_CPU;#endif	tmp &= ~CPU_CONF_AACK_DELAY_2;	tmp |= CPU_CONF_DP_VALID;	tmp |= CPU_CONF_AP_VALID;	tmp |= CPU_CONF_PIPELINE;	GT_REG_WRITE (CPU_CONFIGURATION, tmp);	/* Marvell (VXWorks) writes 0x20220FF */	/* CPU master control register */	tmp = GTREGREAD (CPU_MASTER_CONTROL);	tmp |= CPU_MAST_CTL_ARB_EN;	if ((cpu == CPU_7400) ||	    (cpu == CPU_7410) || (cpu == CPU_7455) || (cpu == CPU_7450)) {		tmp |= CPU_MAST_CTL_CLEAN_BLK;		tmp |= CPU_MAST_CTL_FLUSH_BLK;	} else {		/* cleanblock must be cleared for CPUs		 * that do not support this command (603e, 750)		 * see Res#1 */		tmp &= ~CPU_MAST_CTL_CLEAN_BLK;		tmp &= ~CPU_MAST_CTL_FLUSH_BLK;	}	GT_REG_WRITE (CPU_MASTER_CONTROL, tmp);}/* * board_early_init_f. * * set up gal. device mappings, etc. */int board_early_init_f (void){	/*	 * set up the GT the way the kernel wants it	 * the call to move the GT register space will obviously	 * fail if it has already been done, but we're going to assume	 * that if it's not at the power-on location, it's where we put	 * it last time. (huber)	 */	my_remap_gt_regs (CFG_DFL_GT_REGS, CFG_GT_REGS);	/* No PCI in first release of Port To_do: enable it. */#ifdef CONFIG_PCI	gt_pci_config ();#endif	/* mask all external interrupt sources */	GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_HIGH, 0);	/* new in MV6436x */	GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_HIGH, 0);	/* --------------------- */	GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);	GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);	/* does not exist in MV6436x	   GT_REG_WRITE(CPU_INT_0_MASK, 0);	   GT_REG_WRITE(CPU_INT_1_MASK, 0);	   GT_REG_WRITE(CPU_INT_2_MASK, 0);	   GT_REG_WRITE(CPU_INT_3_MASK, 0);	   --------------------- */	/* ----- DEVICE BUS SETTINGS ------ */	/*	 * EVB	 * 0 - SRAM   ????	 * 1 - RTC      ????	 * 2 - UART     ????	 * 3 - Flash    checked 32Bit Intel Strata	 * boot - BootCS checked 8Bit 29LV040B	 *	 */	/*	 * the dual 7450 module requires burst access to the boot	 * device, so the serial rom copies the boot device to the	 * on-board sram on the eval board, and updates the correct	 * registers to boot from the sram. (device0)	 */	memoryMapDeviceSpace (DEVICE0, CFG_DEV0_SPACE, CFG_DEV0_SIZE);	memoryMapDeviceSpace (DEVICE1, CFG_DEV1_SPACE, CFG_DEV1_SIZE);	memoryMapDeviceSpace (DEVICE2, CFG_DEV2_SPACE, CFG_DEV2_SIZE);	memoryMapDeviceSpace (DEVICE3, CFG_DEV3_SPACE, CFG_DEV3_SIZE);	/* configure device timing */	GT_REG_WRITE (DEVICE_BANK0PARAMETERS, CFG_DEV0_PAR);	GT_REG_WRITE (DEVICE_BANK1PARAMETERS, CFG_DEV1_PAR);	GT_REG_WRITE (DEVICE_BANK2PARAMETERS, CFG_DEV2_PAR);	GT_REG_WRITE (DEVICE_BANK3PARAMETERS, CFG_DEV3_PAR);#ifdef CFG_32BIT_BOOT_PAR	/* set port parameters for Flash device module access */	/* detect if we are booting from the 32 bit flash */	if (GTREGREAD (DEVICE_BOOT_BANK_PARAMETERS) & (0x3 << 20)) {		/* 32 bit boot flash */		GT_REG_WRITE (DEVICE_BANK3PARAMETERS, CFG_8BIT_BOOT_PAR);		GT_REG_WRITE (DEVICE_BOOT_BANK_PARAMETERS,			      CFG_32BIT_BOOT_PAR);	} else {		/* 8 bit boot flash */		GT_REG_WRITE (DEVICE_BANK3PARAMETERS, CFG_32BIT_BOOT_PAR);		GT_REG_WRITE (DEVICE_BOOT_BANK_PARAMETERS, CFG_8BIT_BOOT_PAR);	}#else	/* 8 bit boot flash only *//*	GT_REG_WRITE(DEVICE_BOOT_BANK_PARAMETERS, CFG_8BIT_BOOT_PAR);*/#endif	gt_cpu_config ();	/* MPP setup */	GT_REG_WRITE (MPP_CONTROL0, CFG_MPP_CONTROL_0);	GT_REG_WRITE (MPP_CONTROL1, CFG_MPP_CONTROL_1);	GT_REG_WRITE (MPP_CONTROL2, CFG_MPP_CONTROL_2);	GT_REG_WRITE (MPP_CONTROL3, CFG_MPP_CONTROL_3);	GT_REG_WRITE (GPP_LEVEL_CONTROL, CFG_GPP_LEVEL_CONTROL);	DEBUG_LED0_ON ();	DEBUG_LED1_ON ();	DEBUG_LED2_ON ();	return 0;}/* various things to do after relocation */int misc_init_r (){	icache_enable ();#ifdef CFG_L2	l2cache_enable ();#endif#ifdef CONFIG_MPSC	mpsc_sdma_init ();	mpsc_init2 ();#endif#if 0	/* disable the dcache and MMU */	dcache_lock ();#endif	if (flash_info[3].size < CFG_FLASH_INCREMENT) {	        unsigned int flash_offset;		unsigned int l;		flash_offset =  CFG_FLASH_INCREMENT - flash_info[3].size;		for (l = 0; l < CFG_MAX_FLASH_SECT; l++) {		        if (flash_info[3].start[l] != 0) {			      flash_info[3].start[l] += flash_offset;			}		}		flash_protect (FLAG_PROTECT_SET,			       CFG_MONITOR_BASE,			       CFG_MONITOR_BASE + monitor_flash_len  - 1,			       &flash_info[3]);	}	return 0;}void after_reloc (ulong dest_addr, gd_t * gd){  memoryMapDeviceSpace (BOOT_DEVICE, CFG_BOOT_SPACE, CFG_BOOT_SIZE);  display_mem_map ();  /* now, jump to the main ppcboot board init code */  board_init_r (gd, dest_addr);  /* NOTREACHED */}/* ------------------------------------------------------------------------- *//* * Check Board Identity: * * right now, assume borad type. (there is just one...after all) */int checkboard (void){	int l_type = 0;	printf ("BOARD: %s\n", CFG_BOARD_NAME);	return (l_type);}/* utility functions */void debug_led (int led, int mode){}int display_mem_map (void){	int i, j;	unsigned int base, size, width;	/* SDRAM */	printf ("SD (DDR) RAM\n");	for (i = 0; i <= BANK3; i++) {		base = memoryGetBankBaseAddress (i);		size = memoryGetBankSize (i);		if (size != 0) {			printf ("BANK%d: base - 0x%08x\tsize - %dM bytes\n",				i, base, size >> 20);		}	}#ifdef CONFIG_PCI	/* CPU's PCI windows */	for (i = 0; i <= PCI_HOST1; i++) {		printf ("\nCPU's PCI %d windows\n", i);		base = pciGetSpaceBase (i, PCI_IO);		size = pciGetSpaceSize (i, PCI_IO);		printf ("      IO: base - 0x%08x\tsize - %dM bytes\n", base,			size >> 20);		for (j = 0;		     j <=		     PCI_REGION0		     /*ronen currently only first PCI MEM is used 3 */ ;		     j++) {			base = pciGetSpaceBase (i, j);			size = pciGetSpaceSize (i, j);			printf ("MEMORY %d: base - 0x%08x\tsize - %dM bytes\n", j, base, size >> 20);		}	}#endif /* of CONFIG_PCI */	/* Devices */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩电影免费在线| 成人国产在线观看| 亚洲一二三四在线观看| 亚洲精品中文在线影院| 中文字幕视频一区| 一区二区三区四区高清精品免费观看 | 久久久久久久久免费| 精品久久国产97色综合| 久久精品视频免费| 中文字幕免费观看一区| 国产精品萝li| 夜夜亚洲天天久久| 丁香亚洲综合激情啪啪综合| 色综合夜色一区| 欧美日韩三级一区二区| 精品国产污污免费网站入口 | 日韩激情中文字幕| 韩国成人精品a∨在线观看| 不卡的av网站| 色婷婷av一区二区三区软件| 一本大道久久a久久综合| 精品福利在线导航| 日产国产欧美视频一区精品| 在线看国产一区| 26uuu国产一区二区三区 | 欧美日韩亚洲另类| 亚洲精品国产视频| 91香蕉视频mp4| 欧美一区二区在线观看| 国产人久久人人人人爽| 亚瑟在线精品视频| 成人v精品蜜桃久久一区| 久久久久久久精| 国产一区二区三区在线看麻豆| 91亚洲永久精品| 最近日韩中文字幕| 国产在线观看免费一区| 精品91自产拍在线观看一区| 精品一区免费av| 欧美日韩一区视频| 丝袜美腿一区二区三区| 欧美一区二区三区在线看 | 亚洲丝袜精品丝袜在线| 成人av手机在线观看| 国产精品视频在线看| 91在线porny国产在线看| 伊人一区二区三区| 欧美日韩精品福利| 亚洲女子a中天字幕| 国产乱人伦精品一区二区在线观看| 91精品1区2区| 中文字幕一区二区三区色视频| 丰满亚洲少妇av| 亚洲777理论| 欧美一区二区三区在| 国产一区二区三区在线观看免费 | 99vv1com这只有精品| 欧美精品一区二区三区高清aⅴ | 亚洲一二三区不卡| 97久久超碰国产精品| 亚洲一区在线播放| 日韩欧美一区二区在线视频| 中文字幕乱码亚洲精品一区 | 国产精品欧美极品| 色老汉av一区二区三区| 免费观看日韩电影| 91精品国模一区二区三区| 亚洲综合久久久久| 日韩精品中文字幕一区二区三区 | 日韩精品1区2区3区| 久久一二三国产| 91碰在线视频| 久久国产视频网| 日韩午夜激情av| 成人久久视频在线观看| 国产欧美一区二区在线观看| 91久久久免费一区二区| 狠狠色狠狠色综合| 欧美videossexotv100| 91在线看国产| 国产在线一区观看| 亚洲国产aⅴ成人精品无吗| 国产亚洲1区2区3区| 欧美狂野另类xxxxoooo| 免费观看日韩av| 亚洲天堂av一区| 久久亚洲精精品中文字幕早川悠里| 91麻豆高清视频| 国产不卡一区视频| 人禽交欧美网站| 亚洲国产中文字幕| 国产精品久久久久久久第一福利| 91麻豆免费观看| 国产成人在线视频播放| 国产精品久久久久婷婷二区次| 4438x亚洲最大成人网| 色综合久久99| 丰满放荡岳乱妇91ww| 精品在线观看免费| 日本视频在线一区| 亚洲v中文字幕| 亚洲主播在线播放| 亚洲视频每日更新| 中文字幕在线观看不卡| 国产日韩成人精品| 精品99一区二区| 日韩欧美一区中文| 日韩精品中文字幕一区| 欧美一区二区三区四区视频 | www.日本不卡| 首页国产丝袜综合| 亚洲一区二区在线观看视频| 亚洲欧美日韩小说| 亚洲天堂中文字幕| 中文字幕色av一区二区三区| 欧美国产欧美综合| 中文字幕欧美国产| 国产精品免费人成网站| 国产三级三级三级精品8ⅰ区| 欧美成人aa大片| 日韩免费高清av| 欧美成人免费网站| 久久久久久久电影| 国产精品久久久久久亚洲伦| 国产精品乱码一区二三区小蝌蚪| 国产亚洲制服色| 国产精品嫩草99a| 亚洲精品一二三四区| 亚洲国产视频直播| 奇米色777欧美一区二区| 卡一卡二国产精品| 国产成人精品一区二| www.亚洲在线| 欧美福利视频导航| 欧美不卡一二三| 中文字幕一区二区三区在线观看| 一区二区三区小说| 免费成人美女在线观看.| 国产精品一卡二| 日本久久精品电影| 日韩三级精品电影久久久 | 欧美成人一级视频| 中文一区在线播放| 一区二区激情小说| 国内精品写真在线观看| av亚洲精华国产精华精| 欧美老年两性高潮| 久久精品亚洲麻豆av一区二区| 国产精品电影一区二区| 亚洲1区2区3区视频| 国产麻豆精品在线| 欧美色成人综合| 久久久国产精品午夜一区ai换脸| 一区精品在线播放| 久久精品国产精品亚洲精品| 不卡av在线网| 日韩欧美的一区| 樱花草国产18久久久久| 国产麻豆一精品一av一免费 | 国产大片一区二区| 欧美日韩一级二级三级| 日本一区二区三区高清不卡 | 亚洲另类在线一区| 精品伊人久久久久7777人| 欧美最猛黑人xxxxx猛交| 久久久综合视频| 日韩主播视频在线| 色先锋aa成人| 亚洲国产精品成人久久综合一区| 午夜精品视频在线观看| 青椒成人免费视频| 91国产免费看| 国产精品免费视频观看| 蜜桃av一区二区在线观看| 激情综合网最新| 欧美日韩精品三区| 亚洲日韩欧美一区二区在线| 国产丶欧美丶日本不卡视频| 欧美顶级少妇做爰| 亚洲自拍偷拍av| 色呦呦一区二区三区| 国产精品视频线看| 国产成人精品网址| 久久久久久一二三区| 午夜精品一区在线观看| 色婷婷av久久久久久久| 国产精品乱码一区二区三区软件| 国产乱理伦片在线观看夜一区 | 日韩电影网1区2区| 精品视频一区三区九区| 亚洲女人的天堂| gogogo免费视频观看亚洲一| 欧美国产精品专区| 盗摄精品av一区二区三区| 久久久99精品免费观看不卡| 久久成人av少妇免费| 日韩欧美高清一区| 美腿丝袜亚洲三区| 欧美tickling挠脚心丨vk| 另类小说色综合网站|