亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? tms320f2812 異步串口源程序 包括常用工程頭文件
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久99日本精品| 久久不见久久见免费视频7 | 欧美一区二区三区啪啪| 99re亚洲国产精品| 国产aⅴ综合色| 99久久久无码国产精品| www.日韩av| 色94色欧美sute亚洲线路一久| 成人av在线播放网站| 粉嫩av一区二区三区| 99精品在线观看视频| 日本乱码高清不卡字幕| 欧美日韩一本到| 欧美成va人片在线观看| 久久一区二区三区四区| 国产精品剧情在线亚洲| 亚洲欧美日韩国产另类专区| 亚洲少妇中出一区| 国产伦精一区二区三区| 成人一级视频在线观看| 91视频国产资源| 欧美精品久久一区二区三区 | 精品一区二区三区不卡| 激情综合五月天| 国产精品一区三区| www..com久久爱| 在线观看日韩毛片| 精品捆绑美女sm三区| 国产精品久久久久久久久动漫| 一区二区三区日韩欧美| 蜜臀av一区二区三区| 成人性色生活片| 91精品福利在线| 精品国产免费人成电影在线观看四季| 精品99999| 一区二区国产视频| 国产一区二区三区免费观看| 色美美综合视频| www亚洲一区| 亚洲成av人在线观看| 国产福利91精品| 欧美日韩视频在线观看一区二区三区| 精品国产免费久久| 亚洲影视在线播放| 国产不卡视频一区二区三区| 欧美日韩国产一区| 国产精品久久久久三级| 午夜亚洲福利老司机| 91在线视频观看| 久久久精品国产免大香伊| 亚洲va欧美va国产va天堂影院| 99天天综合性| 国产婷婷色一区二区三区在线| 亚洲午夜影视影院在线观看| 不卡的av网站| 国产日韩av一区二区| 日本色综合中文字幕| 欧美在线看片a免费观看| 国产女人aaa级久久久级 | 国产一区二区免费在线| 欧美日韩国产欧美日美国产精品| 国产精品美女久久福利网站| 韩国三级电影一区二区| 91精品啪在线观看国产60岁| 亚洲五码中文字幕| 99v久久综合狠狠综合久久| 久久欧美一区二区| 久久99精品久久久久婷婷| 日韩一区二区三区在线视频| 亚洲国产成人高清精品| 欧美视频完全免费看| 亚洲男人的天堂av| 91亚洲精华国产精华精华液| 国产精品国产成人国产三级| 国产成人三级在线观看| 久久精品这里都是精品| 国产成人午夜精品5599| 中文欧美字幕免费| 丁香天五香天堂综合| 日本一区二区视频在线| 99久久婷婷国产综合精品| 日韩毛片高清在线播放| 91丨九色porny丨蝌蚪| 一区二区三区不卡视频| 欧美日韩国产综合久久| 石原莉奈一区二区三区在线观看| 欧美日本一区二区| 久久99久久精品| 中文字幕巨乱亚洲| 色老综合老女人久久久| 亚洲成a人v欧美综合天堂下载 | 色香蕉久久蜜桃| 夜夜嗨av一区二区三区| 欧美影院一区二区三区| 日韩中文字幕一区二区三区| 欧美成人一区二区三区在线观看| 国产精品中文字幕日韩精品| 国产精品女主播av| 欧美日韩不卡一区| 极品少妇xxxx精品少妇| 国产精品区一区二区三| 欧美亚洲日本国产| 毛片不卡一区二区| 国产精品福利在线播放| 欧美日韩在线一区二区| 久久精品国产一区二区三区免费看| 国产香蕉久久精品综合网| 成人网页在线观看| 午夜亚洲国产au精品一区二区| 久久久久久久久蜜桃| 91蝌蚪porny九色| 麻豆精品国产91久久久久久| 国产精品乱人伦| 91麻豆精品国产自产在线观看一区| 九九热在线视频观看这里只有精品| 国产精品久久久久精k8| 欧美高清性hdvideosex| www.在线成人| 久久精品国产99国产精品| 亚洲伦在线观看| 久久夜色精品国产欧美乱极品| 色婷婷久久久综合中文字幕 | 久久精品国产一区二区| 亚洲精品高清在线观看| 久久综合久久鬼色中文字| 日本高清成人免费播放| 国产一二三精品| 日本午夜一区二区| 一区二区三区精品在线| 久久精品男人天堂av| 91.com视频| 欧美艳星brazzers| 99久久婷婷国产综合精品电影| 久久精品国产99国产| 亚洲一区成人在线| 最新不卡av在线| 欧美极品美女视频| 精品美女在线播放| 宅男噜噜噜66一区二区66| 色94色欧美sute亚洲线路一ni| 国产成人日日夜夜| 韩国av一区二区三区在线观看| 婷婷成人综合网| 亚洲永久免费视频| 亚洲欧美在线aaa| 中文字幕制服丝袜一区二区三区 | 欧美亚洲综合久久| 一本大道久久a久久综合| 成人午夜av在线| 成人激情图片网| 成人午夜免费电影| 成人黄页毛片网站| 丁香啪啪综合成人亚洲小说| 国产一区二区三区免费在线观看| 久久精品国产第一区二区三区| 日韩高清电影一区| 免费久久99精品国产| 激情综合色播激情啊| 精品在线一区二区三区| 激情国产一区二区| 国产传媒久久文化传媒| 国产精品一级片在线观看| 国产美女一区二区| 成人小视频免费在线观看| 91在线视频18| 色94色欧美sute亚洲线路二 | 国产午夜久久久久| 欧美国产日本视频| 18成人在线观看| 一二三四社区欧美黄| 午夜欧美一区二区三区在线播放| 亚洲18影院在线观看| 免费成人在线播放| 国产在线一区二区综合免费视频| 国产精品亚洲午夜一区二区三区| 国产成人三级在线观看| 色天天综合久久久久综合片| 欧美撒尿777hd撒尿| 日韩视频一区二区三区在线播放| 久久久久久久久久久99999| 国产精品久久久久久久久果冻传媒 | 日本欧美韩国一区三区| 国产毛片精品国产一区二区三区| k8久久久一区二区三区| 欧美亚洲一区二区在线观看| 欧美精品一区二区久久婷婷 | 亚洲成a天堂v人片| 国产寡妇亲子伦一区二区| 一本一道久久a久久精品| 777午夜精品免费视频| 久久久美女毛片| 亚洲午夜久久久| 黄色小说综合网站| 日本高清不卡一区| 久久久精品2019中文字幕之3| 亚洲精品乱码久久久久| 美女脱光内衣内裤视频久久网站 | 成人久久久精品乱码一区二区三区| 在线免费观看一区| 久久亚洲精品国产精品紫薇|