亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? tms320f2812 異步串口源程序 包括常用工程頭文件
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美亚洲图片小说| 国产酒店精品激情| 色狠狠av一区二区三区| 国产精品不卡一区二区三区| 国产精品一卡二卡| 日本一区二区三区dvd视频在线| 国产丶欧美丶日本不卡视频| 国产日韩欧美一区二区三区综合| 国产精品88888| 日韩理论片中文av| 欧美日韩高清在线播放| 日本中文一区二区三区| 精品国产乱码久久久久久蜜臀| 国精品**一区二区三区在线蜜桃| 国产精品日韩成人| 精品视频在线免费观看| 麻豆国产一区二区| 国产精品久久久久久久久图文区| 色综合视频在线观看| 日本欧美肥老太交大片| 久久伊人蜜桃av一区二区| 成人精品gif动图一区| 亚洲精品伦理在线| 日韩三级在线观看| av网站免费线看精品| 亚洲成av人片一区二区三区| 精品国产乱码久久久久久1区2区| 国产91高潮流白浆在线麻豆| 玉米视频成人免费看| 欧美xfplay| 91视频xxxx| 久色婷婷小香蕉久久| 国产精品久久久久久久久免费樱桃| 在线视频亚洲一区| 狠狠色丁香久久婷婷综合_中| 中文字幕一区二区三区av| 欧美一区二区三区视频在线观看| 国产成人精品亚洲午夜麻豆| 午夜精品免费在线观看| 日本一区二区三区国色天香| 欧美高清视频一二三区 | 国产综合久久久久久鬼色 | 亚洲成av人片一区二区三区 | 国产精品蜜臀在线观看| 欧美久久高跟鞋激| 成人动漫中文字幕| 美女在线一区二区| 亚洲图片自拍偷拍| 国产精品国产三级国产aⅴ入口 | 一区二区三区在线免费视频| 91精品一区二区三区久久久久久 | 婷婷久久综合九色综合绿巨人 | 日韩高清在线电影| 亚洲欧洲成人自拍| 亚洲精品一区二区三区影院| 在线视频中文字幕一区二区| 成人av在线观| 国产999精品久久久久久| 美女脱光内衣内裤视频久久影院| 国产精品乱码一区二区三区软件 | 亚洲bt欧美bt精品777| 国产精品美女久久久久aⅴ| 日韩欧美一区二区免费| 欧美日韩在线三级| 91成人免费网站| 91九色最新地址| 色综合天天综合网天天看片| 成人v精品蜜桃久久一区| 国产一区二区三区精品欧美日韩一区二区三区 | 69久久夜色精品国产69蝌蚪网| 色综合天天综合狠狠| 波多野结衣精品在线| 丁香六月久久综合狠狠色| 国产成人亚洲综合a∨婷婷| 黄色资源网久久资源365| 日本大胆欧美人术艺术动态| 午夜精品爽啪视频| 日本不卡视频一二三区| 日韩av中文字幕一区二区| 日本不卡免费在线视频| 久久国产福利国产秒拍| 麻豆91精品视频| 久久99日本精品| 精品在线观看免费| 国产精品香蕉一区二区三区| 粉嫩绯色av一区二区在线观看| 国产成人av一区二区三区在线 | 成人黄色免费短视频| 成人黄色免费短视频| 91色porny| 日本黄色一区二区| 欧美日韩一二三| 91精品国产色综合久久| 精品捆绑美女sm三区| 久久久国际精品| √…a在线天堂一区| 亚洲精品乱码久久久久久久久| 亚洲成人免费电影| 美腿丝袜在线亚洲一区 | 轻轻草成人在线| 韩国一区二区三区| jlzzjlzz欧美大全| 欧美三级韩国三级日本一级| 欧美一级二级三级蜜桃| 久久亚洲精品国产精品紫薇| 国产精品久久三| 亚洲国产日韩a在线播放| 精品亚洲porn| 色吧成人激情小说| 日韩欧美国产精品一区| 中文字幕欧美国产| 亚洲一区在线观看网站| 久久国产精品区| 色婷婷久久综合| 精品国产乱码91久久久久久网站| 亚洲欧洲一区二区在线播放| 爽好多水快深点欧美视频| 国产精品资源站在线| 一本到三区不卡视频| 91麻豆精品久久久久蜜臀| 久久精品这里都是精品| 一区二区三区在线免费视频| 久久99精品一区二区三区| 色av成人天堂桃色av| 精品国产一区二区三区av性色| 亚洲欧美自拍偷拍色图| 美国毛片一区二区| 日本韩国视频一区二区| 精品久久久久久久久久久久包黑料| 综合久久给合久久狠狠狠97色 | 国产精品亲子伦对白| 蜜桃久久久久久| 91日韩一区二区三区| 久久婷婷一区二区三区| 亚洲不卡一区二区三区| 99视频有精品| 久久奇米777| 日本视频中文字幕一区二区三区 | 欧美自拍偷拍午夜视频| 国产欧美日韩另类视频免费观看| 日韩在线一二三区| 色欧美乱欧美15图片| 中文乱码免费一区二区| 久久国产精品免费| 91精品国产高清一区二区三区| 亚洲精品网站在线观看| 岛国精品一区二区| 久久久精品日韩欧美| 日本视频免费一区| 欧洲av一区二区嗯嗯嗯啊| 亚洲国产精品激情在线观看| 狠狠色丁香久久婷婷综合_中 | 日本伦理一区二区| 中文字幕一区二区三| 国产凹凸在线观看一区二区| 欧美videos大乳护士334| 日本亚洲视频在线| 欧美日高清视频| 亚洲第一av色| 欧美亚洲综合色| 亚洲一区国产视频| 欧美三级日韩在线| 亚洲伊人色欲综合网| 欧美亚洲日本一区| 亚洲国产成人高清精品| 欧美偷拍一区二区| 亚洲福利一二三区| 欧美日韩高清一区| 日韩专区一卡二卡| 日韩一区二区免费电影| 美女爽到高潮91| 久久久久久久久一| 国产成人综合网站| 国产精品区一区二区三| 97久久久精品综合88久久| 自拍偷拍欧美激情| 91久久国产综合久久| 亚洲r级在线视频| 69堂精品视频| 国产剧情一区二区| 国产精品久久久久国产精品日日| 成人国产精品免费网站| 亚洲男同1069视频| 欧美日韩免费一区二区三区 | 亚洲国产成人精品视频| 5月丁香婷婷综合| 国产一区福利在线| 国产精品视频一二三| 色嗨嗨av一区二区三区| 日韩电影免费一区| 欧美精品一区在线观看| 不卡影院免费观看| 亚洲综合色婷婷| 日韩欧美国产不卡| 成人免费黄色在线| 亚洲一区二区中文在线| 26uuu成人网一区二区三区| 大美女一区二区三区| 亚洲综合精品自拍| 26uuu另类欧美|