亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? e1000.c

?? 嵌入式試驗箱S3C2410的bootloader源代碼
?? C
?? 第 1 頁 / 共 5 頁
字號:
	/* Setup the receive address. This involves initializing all of the Receive	 * Address Registers (RARs 0 - 15).	 */	e1000_init_rx_addrs(nic);	/* For 82542 (rev 2.0), take the receiver out of reset and enable MWI */	if (hw->mac_type == e1000_82542_rev2_0) {		E1000_WRITE_REG(hw, RCTL, 0);		E1000_WRITE_FLUSH(hw);		mdelay(1);		pci_write_config_word(hw->pdev, PCI_COMMAND, hw->pci_cmd_word);	}	/* Zero out the Multicast HASH table */	DEBUGOUT("Zeroing the MTA\n");	for (i = 0; i < E1000_MC_TBL_SIZE; i++)		E1000_WRITE_REG_ARRAY(hw, MTA, i, 0);#if 0	/* Set the PCI priority bit correctly in the CTRL register.  This	 * determines if the adapter gives priority to receives, or if it	 * gives equal priority to transmits and receives.	 */	if (hw->dma_fairness) {		ctrl = E1000_READ_REG(hw, CTRL);		E1000_WRITE_REG(hw, CTRL, ctrl | E1000_CTRL_PRIOR);	}#endif	if (hw->mac_type >= e1000_82543) {		status = E1000_READ_REG(hw, STATUS);		bus_type = (status & E1000_STATUS_PCIX_MODE) ?		    e1000_bus_type_pcix : e1000_bus_type_pci;	}	/* Workaround for PCI-X problem when BIOS sets MMRBC incorrectly. */	if (bus_type == e1000_bus_type_pcix) {		pci_read_config_word(hw->pdev, PCIX_COMMAND_REGISTER,				     &pcix_cmd_word);		pci_read_config_word(hw->pdev, PCIX_STATUS_REGISTER_HI,				     &pcix_stat_hi_word);		cmd_mmrbc =		    (pcix_cmd_word & PCIX_COMMAND_MMRBC_MASK) >>		    PCIX_COMMAND_MMRBC_SHIFT;		stat_mmrbc =		    (pcix_stat_hi_word & PCIX_STATUS_HI_MMRBC_MASK) >>		    PCIX_STATUS_HI_MMRBC_SHIFT;		if (stat_mmrbc == PCIX_STATUS_HI_MMRBC_4K)			stat_mmrbc = PCIX_STATUS_HI_MMRBC_2K;		if (cmd_mmrbc > stat_mmrbc) {			pcix_cmd_word &= ~PCIX_COMMAND_MMRBC_MASK;			pcix_cmd_word |= stat_mmrbc << PCIX_COMMAND_MMRBC_SHIFT;			pci_write_config_word(hw->pdev, PCIX_COMMAND_REGISTER,					      pcix_cmd_word);		}	}	/* Call a subroutine to configure the link and setup flow control. */	ret_val = e1000_setup_link(nic);	/* Set the transmit descriptor write-back policy */	if (hw->mac_type > e1000_82544) {		ctrl = E1000_READ_REG(hw, TXDCTL);		ctrl =		    (ctrl & ~E1000_TXDCTL_WTHRESH) |		    E1000_TXDCTL_FULL_TX_DESC_WB;		E1000_WRITE_REG(hw, TXDCTL, ctrl);	}#if 0	/* Clear all of the statistics registers (clear on read).  It is	 * important that we do this after we have tried to establish link	 * because the symbol error count will increment wildly if there	 * is no link.	 */	e1000_clear_hw_cntrs(hw);#endif	return ret_val;}/****************************************************************************** * Configures flow control and link settings. * * hw - Struct containing variables accessed by shared code * * Determines which flow control settings to use. Calls the apropriate media- * specific link configuration function. Configures the flow control settings. * Assuming the adapter has a valid link partner, a valid link should be * established. Assumes the hardware has previously been reset and the * transmitter and receiver are not enabled. *****************************************************************************/static inte1000_setup_link(struct eth_device *nic){	struct e1000_hw *hw = nic->priv;	uint32_t ctrl_ext;	int32_t ret_val;	uint16_t eeprom_data;	DEBUGFUNC();#ifndef CONFIG_AP1000	/* Read and store word 0x0F of the EEPROM. This word contains bits	 * that determine the hardware's default PAUSE (flow control) mode,	 * a bit that determines whether the HW defaults to enabling or	 * disabling auto-negotiation, and the direction of the	 * SW defined pins. If there is no SW over-ride of the flow	 * control setting, then the variable hw->fc will	 * be initialized based on a value in the EEPROM.	 */	if (e1000_read_eeprom(hw, EEPROM_INIT_CONTROL2_REG, &eeprom_data) < 0) {		DEBUGOUT("EEPROM Read Error\n");		return -E1000_ERR_EEPROM;	}#else	/* we have to hardcode the proper value for our hardware. */	/* this value is for the 82540EM pci card used for prototyping, and it works. */	eeprom_data = 0xb220;#endif	if (hw->fc == e1000_fc_default) {		if ((eeprom_data & EEPROM_WORD0F_PAUSE_MASK) == 0)			hw->fc = e1000_fc_none;		else if ((eeprom_data & EEPROM_WORD0F_PAUSE_MASK) ==			 EEPROM_WORD0F_ASM_DIR)			hw->fc = e1000_fc_tx_pause;		else			hw->fc = e1000_fc_full;	}	/* We want to save off the original Flow Control configuration just	 * in case we get disconnected and then reconnected into a different	 * hub or switch with different Flow Control capabilities.	 */	if (hw->mac_type == e1000_82542_rev2_0)		hw->fc &= (~e1000_fc_tx_pause);	if ((hw->mac_type < e1000_82543) && (hw->report_tx_early == 1))		hw->fc &= (~e1000_fc_rx_pause);	hw->original_fc = hw->fc;	DEBUGOUT("After fix-ups FlowControl is now = %x\n", hw->fc);	/* Take the 4 bits from EEPROM word 0x0F that determine the initial	 * polarity value for the SW controlled pins, and setup the	 * Extended Device Control reg with that info.	 * This is needed because one of the SW controlled pins is used for	 * signal detection.  So this should be done before e1000_setup_pcs_link()	 * or e1000_phy_setup() is called.	 */	if (hw->mac_type == e1000_82543) {		ctrl_ext = ((eeprom_data & EEPROM_WORD0F_SWPDIO_EXT) <<			    SWDPIO__EXT_SHIFT);		E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext);	}	/* Call the necessary subroutine to configure the link. */	ret_val = (hw->media_type == e1000_media_type_fiber) ?	    e1000_setup_fiber_link(nic) : e1000_setup_copper_link(nic);	if (ret_val < 0) {		return ret_val;	}	/* Initialize the flow control address, type, and PAUSE timer	 * registers to their default values.  This is done even if flow	 * control is disabled, because it does not hurt anything to	 * initialize these registers.	 */	DEBUGOUT	    ("Initializing the Flow Control address, type and timer regs\n");	E1000_WRITE_REG(hw, FCAL, FLOW_CONTROL_ADDRESS_LOW);	E1000_WRITE_REG(hw, FCAH, FLOW_CONTROL_ADDRESS_HIGH);	E1000_WRITE_REG(hw, FCT, FLOW_CONTROL_TYPE);	E1000_WRITE_REG(hw, FCTTV, hw->fc_pause_time);	/* Set the flow control receive threshold registers.  Normally,	 * these registers will be set to a default threshold that may be	 * adjusted later by the driver's runtime code.  However, if the	 * ability to transmit pause frames in not enabled, then these	 * registers will be set to 0.	 */	if (!(hw->fc & e1000_fc_tx_pause)) {		E1000_WRITE_REG(hw, FCRTL, 0);		E1000_WRITE_REG(hw, FCRTH, 0);	} else {		/* We need to set up the Receive Threshold high and low water marks		 * as well as (optionally) enabling the transmission of XON frames.		 */		if (hw->fc_send_xon) {			E1000_WRITE_REG(hw, FCRTL,					(hw->fc_low_water | E1000_FCRTL_XONE));			E1000_WRITE_REG(hw, FCRTH, hw->fc_high_water);		} else {			E1000_WRITE_REG(hw, FCRTL, hw->fc_low_water);			E1000_WRITE_REG(hw, FCRTH, hw->fc_high_water);		}	}	return ret_val;}/****************************************************************************** * Sets up link for a fiber based adapter * * hw - Struct containing variables accessed by shared code * * Manipulates Physical Coding Sublayer functions in order to configure * link. Assumes the hardware has been previously reset and the transmitter * and receiver are not enabled. *****************************************************************************/static inte1000_setup_fiber_link(struct eth_device *nic){	struct e1000_hw *hw = nic->priv;	uint32_t ctrl;	uint32_t status;	uint32_t txcw = 0;	uint32_t i;	uint32_t signal;	int32_t ret_val;	DEBUGFUNC();	/* On adapters with a MAC newer that 82544, SW Defineable pin 1 will be	 * set when the optics detect a signal. On older adapters, it will be	 * cleared when there is a signal	 */	ctrl = E1000_READ_REG(hw, CTRL);	if ((hw->mac_type > e1000_82544) && !(ctrl & E1000_CTRL_ILOS))		signal = E1000_CTRL_SWDPIN1;	else		signal = 0;	printf("signal for %s is %x (ctrl %08x)!!!!\n", nic->name, signal,	       ctrl);	/* Take the link out of reset */	ctrl &= ~(E1000_CTRL_LRST);	e1000_config_collision_dist(hw);	/* Check for a software override of the flow control settings, and setup	 * the device accordingly.  If auto-negotiation is enabled, then software	 * will have to set the "PAUSE" bits to the correct value in the Tranmsit	 * Config Word Register (TXCW) and re-start auto-negotiation.  However, if	 * auto-negotiation is disabled, then software will have to manually	 * configure the two flow control enable bits in the CTRL register.	 *	 * The possible values of the "fc" parameter are:	 *      0:  Flow control is completely disabled	 *      1:  Rx flow control is enabled (we can receive pause frames, but	 *          not send pause frames).	 *      2:  Tx flow control is enabled (we can send pause frames but we do	 *          not support receiving pause frames).	 *      3:  Both Rx and TX flow control (symmetric) are enabled.	 */	switch (hw->fc) {	case e1000_fc_none:		/* Flow control is completely disabled by a software over-ride. */		txcw = (E1000_TXCW_ANE | E1000_TXCW_FD);		break;	case e1000_fc_rx_pause:		/* RX Flow control is enabled and TX Flow control is disabled by a		 * software over-ride. Since there really isn't a way to advertise		 * that we are capable of RX Pause ONLY, we will advertise that we		 * support both symmetric and asymmetric RX PAUSE. Later, we will		 *  disable the adapter's ability to send PAUSE frames.		 */		txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_PAUSE_MASK);		break;	case e1000_fc_tx_pause:		/* TX Flow control is enabled, and RX Flow control is disabled, by a		 * software over-ride.		 */		txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_ASM_DIR);		break;	case e1000_fc_full:		/* Flow control (both RX and TX) is enabled by a software over-ride. */		txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_PAUSE_MASK);		break;	default:		DEBUGOUT("Flow control param set incorrectly\n");		return -E1000_ERR_CONFIG;		break;	}	/* Since auto-negotiation is enabled, take the link out of reset (the link	 * will be in reset, because we previously reset the chip). This will	 * restart auto-negotiation.  If auto-neogtiation is successful then the	 * link-up status bit will be set and the flow control enable bits (RFCE	 * and TFCE) will be set according to their negotiated value.	 */	DEBUGOUT("Auto-negotiation enabled (%#x)\n", txcw);	E1000_WRITE_REG(hw, TXCW, txcw);	E1000_WRITE_REG(hw, CTRL, ctrl);	E1000_WRITE_FLUSH(hw);	hw->txcw = txcw;	mdelay(1);	/* If we have a signal (the cable is plugged in) then poll for a "Link-Up"	 * indication in the Device Status Register.  Time-out if a link isn't	 * seen in 500 milliseconds seconds (Auto-negotiation should complete in	 * less than 500 milliseconds even if the other end is doing it in SW).	 */	if ((E1000_READ_REG(hw, CTRL) & E1000_CTRL_SWDPIN1) == signal) {		DEBUGOUT("Looking for Link\n");		for (i = 0; i < (LINK_UP_TIMEOUT / 10); i++) {			mdelay(10);			status = E1000_READ_REG(hw, STATUS);			if (status & E1000_STATUS_LU)				break;		}		if (i == (LINK_UP_TIMEOUT / 10)) {			/* AutoNeg failed to achieve a link, so we'll call			 * e1000_check_for_link. This routine will force the link up if we			 * detect a signal. This will allow us to communicate with			 * non-autonegotiating link partners.			 */			DEBUGOUT("Never got a valid link from auto-neg!!!\n");			hw->autoneg_failed = 1;			ret_val = e1000_check_for_link(nic);			if (ret_val < 0) {				DEBUGOUT("Error while checking for link\n");				return ret_val;			}			hw->autoneg_failed = 0;		} else {			hw->autoneg_failed = 0;			DEBUGOUT("Valid Link Found\n");		}	} else {		DEBUGOUT("No Signal Detected\n");		return -E1000_ERR_NOLINK;	}	return 0;}/******************************************************************************* Detects which PHY is present and the speed and duplex** hw - Struct containing variables accessed by shared code******************************************************************************/static inte1000_setup_copper_link(struct eth_device *nic){	struct e1000_hw *hw = nic->priv;	uint32_t ctrl;	int32_t ret_val;	uint16_t i;	uint16_t phy_data;	DEBUGFUNC();	ctrl = E1000_READ_REG(hw, CTRL);	/* With 82543, we need to force speed and duplex on the MAC equal to what	 * the PHY speed and duplex configuration is. In addition, we need to	 * perform a hardware reset on the PHY to take it out of reset.	 */	if (hw->mac_type > e1000_82543) {		ctrl |= E1000_CTRL_SLU;		ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);		E1000_WRITE_REG(hw, CTRL, ctrl);	} else {		ctrl |=		    (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX | E1000_CTRL_SLU);		E1000_WRITE_REG(hw, CTRL, ctrl);		e1000_phy_hw_reset(hw);	}	/* Make sure we have a valid PHY */	ret_val = e1000_detect_gig_phy(hw);	if (ret_val < 0) {		DEBUGOUT("Error, did not detect valid phy.\n");		return ret_val;	}	DEBUGOUT("Phy ID = %x \n", hw->phy_id);	/* Enable CRS on TX. This must be set for half-duplex operation. */	if (e1000_read_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, &phy_data) < 0) {		DEBUGOUT("PHY Read Error\n");		return -E1000_ERR_PHY;	}	phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;#if 0	/* Options:	 *   MDI/MDI-X = 0 (default)	 *   0 - Auto for all speeds	 *   1 - MDI mode	 *   2 - MDI-X mode	 *   3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)	 */	phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;	switch (hw->mdix) {	case 1:		phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE;		break;	case 2:		phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE;		break;	case 3:		phy_data |= M88E1000_PSCR_AUTO_X_1000T;		break;	case 0:	default:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
粗大黑人巨茎大战欧美成人| 成人免费视频在线观看| 亚洲国产日韩av| 欧美偷拍一区二区| 欧美a一区二区| 2020日本不卡一区二区视频| 成人亚洲一区二区一| 中文字幕一区二区三区在线播放| 99re亚洲国产精品| 手机精品视频在线观看| 欧美成人精品高清在线播放| 国产成人啪免费观看软件| 欧美国产激情二区三区| 99re66热这里只有精品3直播 | 亚洲自拍偷拍图区| 欧美夫妻性生活| 国产在线国偷精品免费看| 欧美激情综合在线| 欧美在线free| 国内一区二区视频| 一区二区久久久久久| 欧美中文字幕一二三区视频| 美女免费视频一区| 欧美极品少妇xxxxⅹ高跟鞋| 欧美日韩中文另类| 国产一区二区精品久久91| 亚洲人成网站影音先锋播放| 91精品在线观看入口| 国产91精品一区二区| 亚洲国产精品一区二区久久| 欧美不卡一二三| 91丨九色丨黑人外教| 全国精品久久少妇| 中文字幕亚洲不卡| 日韩欧美国产综合在线一区二区三区| 国产精品综合久久| 亚洲高清免费一级二级三级| 久久综合网色—综合色88| 色av一区二区| 高清在线观看日韩| 奇米一区二区三区| 亚洲精品国久久99热| 26uuu亚洲| 欧美精品久久久久久久多人混战 | 成人美女在线观看| 蜜桃视频在线观看一区| 亚洲精品国产无天堂网2021 | 国产精品日产欧美久久久久| 欧美日韩一卡二卡三卡 | 蜜臀久久99精品久久久久久9 | 在线综合+亚洲+欧美中文字幕| 国产成人免费av在线| 捆绑变态av一区二区三区| 亚洲精品一二三四区| 中文字幕一区二区三区乱码在线| 欧美精品一区二区久久久| 欧美三级蜜桃2在线观看| 99久久精品免费看| 高清日韩电视剧大全免费| 极品美女销魂一区二区三区| 日本视频一区二区三区| 亚洲一区二区三区免费视频| 国产精品免费久久| 国产欧美一区二区三区沐欲 | 欧美日韩在线播放一区| 99久久亚洲一区二区三区青草| 国产剧情在线观看一区二区| 麻豆精品视频在线观看免费| 日日夜夜精品免费视频| 亚洲一区影音先锋| 亚洲人吸女人奶水| 国产精品久久久久久久久免费丝袜| 精品国产成人系列| 精品久久久久久亚洲综合网 | 亚洲高清免费观看| 亚洲第一会所有码转帖| 亚洲一区二区三区影院| 亚洲另类一区二区| 一区二区在线观看免费| 亚洲国产三级在线| 午夜一区二区三区在线观看| 午夜影院在线观看欧美| 午夜精品免费在线观看| 首页国产欧美久久| 韩国av一区二区| 美女精品一区二区| 国产一区二区h| 亚洲精品国产一区二区三区四区在线| 一区二区免费在线播放| 有码一区二区三区| 日韩国产精品久久久久久亚洲| 免费在线一区观看| 国产在线不卡一区| www.综合网.com| 91蜜桃视频在线| 欧美一区二区三区视频在线观看| 日韩欧美成人午夜| 国产日韩一级二级三级| 国产精品的网站| 亚洲国产中文字幕| 精品一区二区在线看| 国产**成人网毛片九色| 色欧美乱欧美15图片| 欧美另类变人与禽xxxxx| 日韩欧美中文一区| 欧美激情在线看| 亚洲综合999| 九一九一国产精品| 顶级嫩模精品视频在线看| 色综合欧美在线| 精品久久人人做人人爰| 亚洲乱码国产乱码精品精可以看| 调教+趴+乳夹+国产+精品| 国产一区二区三区电影在线观看| 99国产精品久久| 51精品国自产在线| 国产亚洲精久久久久久| 一级女性全黄久久生活片免费| 极品少妇一区二区| 欧美色视频一区| 国产精品嫩草影院av蜜臀| 亚洲香肠在线观看| 国产91精品精华液一区二区三区| 欧美在线免费视屏| 国产精品丝袜久久久久久app| 午夜精品福利一区二区三区av | 久久久综合网站| 亚洲伊人色欲综合网| 国产激情91久久精品导航| 777午夜精品视频在线播放| 中文字幕精品一区| 九九久久精品视频| 欧美精品日韩一本| 亚洲色图丝袜美腿| 丁香天五香天堂综合| 在线电影院国产精品| 亚洲免费观看高清完整版在线观看| 久热成人在线视频| 欧美三级中文字幕| 欧美国产丝袜视频| 奇米色777欧美一区二区| 在线视频亚洲一区| 成人欧美一区二区三区视频网页| 国产精品一区二区久久精品爱涩| 欧美乱妇15p| 亚洲一区在线观看免费 | 欧美一区二区私人影院日本| 亚洲欧洲国产日本综合| 国产经典欧美精品| 日韩视频不卡中文| 手机精品视频在线观看| 在线免费亚洲电影| 国产精品美女久久久久aⅴ国产馆| 国产在线精品国自产拍免费| 精品国产污网站| 亚洲电影中文字幕在线观看| fc2成人免费人成在线观看播放| 久久亚洲免费视频| 国产做a爰片久久毛片| 26uuu久久综合| 一二三四社区欧美黄| 欧美自拍偷拍一区| 亚洲激情六月丁香| 色综合网站在线| 亚洲精品乱码久久久久久| 色婷婷综合在线| 亚洲国产人成综合网站| 欧美午夜精品免费| 五月天欧美精品| 69堂成人精品免费视频| 日韩成人av影视| 91精品国产91热久久久做人人| 日本三级亚洲精品| 日韩精品影音先锋| 国产一区二区日韩精品| 久久精品欧美一区二区三区麻豆| 粉嫩一区二区三区性色av| 国产精品传媒在线| 在线视频一区二区三区| 日韩高清在线一区| 日韩欧美aaaaaa| 国产91精品精华液一区二区三区| 中文字幕一区三区| 欧美在线高清视频| 男男gaygay亚洲| 日本一区二区久久| 色系网站成人免费| 日本欧美肥老太交大片| 精品电影一区二区| 波多野结衣欧美| 亚洲成人第一页| 久久先锋资源网| 成人看片黄a免费看在线| 亚洲综合在线观看视频| 欧美另类变人与禽xxxxx| 国产精品一区二区在线观看网站| 亚洲免费观看高清完整| 91精品国产一区二区| 国产成人av电影| 午夜电影网一区|