亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? pci.c

?? 嵌入式試驗(yàn)箱S3C2410的bootloader源代碼
?? C
?? 第 1 頁 / 共 2 頁
字號(hào):
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	GT_REG_READ (regOffset + 8, &high);	high &= 0xfff;	low &= 0xfff;	if (high <= low)

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美电影一区二区| av中文字幕亚洲| 一区二区三区资源| 一区二区在线观看不卡| 亚洲精品视频观看| 亚洲曰韩产成在线| 亚洲国产日韩在线一区模特| 亚洲欧美一区二区久久| 亚洲视频中文字幕| 亚洲色图一区二区三区| 亚洲美女视频一区| 亚洲国产一区二区在线播放| 午夜精品影院在线观看| 天天操天天干天天综合网| 日本成人在线不卡视频| 青青草国产精品97视觉盛宴| 捆绑变态av一区二区三区| 国产乱对白刺激视频不卡| 国产不卡视频在线播放| 99视频精品在线| 4438x成人网最大色成网站| 欧美xxx久久| 日韩理论片中文av| 日韩成人一级片| 国产精品538一区二区在线| 99久久精品情趣| 欧美亚洲禁片免费| 日韩欧美国产一二三区| 国产精品久久久久久久久久久免费看 | 91黄色免费网站| 69精品人人人人| 中文字幕av一区二区三区免费看 | 欧美在线制服丝袜| 日韩欧美国产麻豆| 亚洲日本一区二区| 国产最新精品精品你懂的| 99久久久久久| 久久伊99综合婷婷久久伊| 亚洲乱码国产乱码精品精98午夜| 午夜电影网亚洲视频| 高清不卡一区二区| 337p亚洲精品色噜噜狠狠| 国产精品五月天| 蜜桃av噜噜一区| 欧美亚洲国产怡红院影院| 久久看人人爽人人| 日韩中文字幕av电影| 99视频有精品| 国产日韩欧美精品综合| 奇米影视在线99精品| 91老师片黄在线观看| 久久久精品一品道一区| 日韩成人av影视| 欧美亚洲愉拍一区二区| 中文字幕一区二区三区不卡| 国内成人精品2018免费看| 欧美日韩大陆一区二区| 亚洲综合一二三区| 99re热这里只有精品免费视频| 日韩精品中文字幕在线一区| 夜夜爽夜夜爽精品视频| 91色九色蝌蚪| 中文字幕一区二区三| 国产91精品欧美| 国产视频911| 国产一区激情在线| 欧美草草影院在线视频| 日韩专区中文字幕一区二区| 欧美视频一区二| 亚洲国产日韩在线一区模特| 欧美在线不卡一区| 一区二区三区小说| 99久久精品99国产精品| 国产精品久久久久久久久图文区 | 国产91高潮流白浆在线麻豆| 欧美一二三在线| 蜜臂av日日欢夜夜爽一区| 欧美一区二区在线观看| 亚洲主播在线播放| 欧美日韩高清一区二区三区| 五月天激情小说综合| 欧美一区二区三区婷婷月色| 日韩**一区毛片| 日韩一级二级三级精品视频| 久久se这里有精品| 国产日韩欧美制服另类| 99精品桃花视频在线观看| 亚洲乱码国产乱码精品精小说| 色婷婷综合久久久久中文一区二区 | 日韩主播视频在线| 日韩一级免费观看| 国产精品一级黄| 亚洲品质自拍视频| 欧美理论片在线| 国产一区二区在线看| 国产精品麻豆视频| 欧美男生操女生| 韩国三级在线一区| 自拍视频在线观看一区二区| 欧洲精品一区二区三区在线观看| 亚洲第一主播视频| 国产亚洲成年网址在线观看| 99久久国产综合精品麻豆| 亚洲一区二区欧美日韩| 2017欧美狠狠色| 在线观看不卡一区| 国产伦精品一区二区三区在线观看 | 日韩在线播放一区二区| 久久精品视频免费观看| 在线视频观看一区| 另类小说综合欧美亚洲| 国产精品久久久久久久岛一牛影视 | 欧美另类videos死尸| 国产成人高清视频| 日韩精品亚洲专区| 亚洲视频免费观看| 久久久久久久久久美女| 欧美丝袜第三区| www.欧美精品一二区| 蜜桃精品在线观看| 午夜精品一区二区三区电影天堂 | 精品国精品自拍自在线| 色哟哟国产精品免费观看| 国产一区二区三区免费| 亚洲国产毛片aaaaa无费看| 国产亚洲欧美在线| 日韩一区二区三区四区五区六区| 99久久精品国产精品久久| 激情五月婷婷综合网| 天涯成人国产亚洲精品一区av| 欧美经典一区二区| 久久久久综合网| 亚洲精品一区二区三区在线观看| 在线精品视频免费观看| aaa国产一区| 国产成人a级片| 国产一区二区精品久久91| 美脚の诱脚舐め脚责91| 亚洲不卡一区二区三区| 一区二区三区日韩欧美| 国产精品成人网| 国产精品对白交换视频| 国产精品视频麻豆| 中文乱码免费一区二区| 国产亚洲欧美激情| 久久中文字幕电影| 精品成人私密视频| 精品第一国产综合精品aⅴ| 精品福利一区二区三区免费视频| 欧美一区二区免费视频| 欧美tk—视频vk| 久久这里只有精品6| 国产视频在线观看一区二区三区| 久久综合九色综合97婷婷女人| 亚洲精品一区二区三区四区高清 | 欧美美女网站色| 欧美另类久久久品| 日韩美女在线视频| 久久这里只精品最新地址| 久久久www成人免费毛片麻豆| 久久综合色一综合色88| 国产性天天综合网| 综合久久一区二区三区| 亚洲综合视频网| 日韩精品电影在线| 国产精品中文欧美| www.爱久久.com| 欧美日韩小视频| 欧美精品一区二区三区高清aⅴ | 亚洲国产婷婷综合在线精品| 亚洲成人先锋电影| 国产一区二区日韩精品| 成人免费高清在线| 欧美日韩美少妇| 久久视频一区二区| 亚洲视频中文字幕| 日本不卡一二三区黄网| www.色综合.com| 在线成人免费观看| 中文字幕免费不卡在线| 亚洲高清在线视频| 国产乱码字幕精品高清av | 日韩一级黄色大片| 国产精品不卡一区| 日韩电影免费一区| aaa欧美日韩| 精品国偷自产国产一区| 一区二区三区在线看| 国产激情视频一区二区三区欧美| 99久免费精品视频在线观看| 欧美精品久久一区| 国产精品传媒在线| 极品少妇xxxx精品少妇偷拍| 色久综合一二码| 国产欧美一区二区三区在线看蜜臀| 亚洲一区二区三区免费视频| 国产一区二区三区精品欧美日韩一区二区三区 | 亚洲免费观看在线视频| 狠狠狠色丁香婷婷综合久久五月| 91免费小视频|