亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? eth_transmitcontrol.v

?? 以太網(wǎng)控制器MAC的verilog代碼
?? V
字號:
//////////////////////////////////////////////////////////////////////////                                                              ////////  eth_transmitcontrol.v                                       ////////                                                              ////////  This file is part of the Ethernet IP core project           ////////  http://www.opencores.org/projects/ethmac/                   ////////                                                              ////////  Author(s):                                                  ////////      - Igor Mohor (igorM@opencores.org)                      ////////                                                              ////////  All additional information is avaliable in the Readme.txt   ////////  file.                                                       ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2001 Authors                                   ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE.  See the GNU Lesser General Public License for more //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from http://www.opencores.org/lgpl.shtml                     ////////                                                              ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: eth_transmitcontrol.v,v $// Revision 1.6  2002/11/21 00:16:14  mohor// When TxUsedData and CtrlMux occur at the same time, byte counter needs// to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.//// Revision 1.5  2002/11/19 17:37:32  mohor// When control frame (PAUSE) was sent, status was written in the// eth_wishbone module and both TXB and TXC interrupts were set. Fixed.// Only TXC interrupt is set.//// Revision 1.4  2002/01/23 10:28:16  mohor// Link in the header changed.//// Revision 1.3  2001/10/19 08:43:51  mohor// eth_timescale.v changed to timescale.v This is done because of the// simulation of the few cores in a one joined project.//// Revision 1.2  2001/09/11 14:17:00  mohor// Few little NCSIM warnings fixed.//// Revision 1.1  2001/08/06 14:44:29  mohor// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).// Include files fixed to contain no path.// File names and module names changed ta have a eth_ prologue in the name.// File eth_timescale.v is used to define timescale// All pin names on the top module are changed to contain _I, _O or _OE at the end.// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O// and Mdo_OE. The bidirectional signal must be created on the top level. This// is done due to the ASIC tools.//// Revision 1.1  2001/07/30 21:23:42  mohor// Directory structure changed. Files checked and joind together.//// Revision 1.1  2001/07/03 12:51:54  mohor// Initial release of the MAC Control module.////////////`include "timescale.v"module eth_transmitcontrol (MTxClk, TxReset, TxUsedDataIn, TxUsedDataOut, TxDoneIn, TxAbortIn,                             TxStartFrmIn, TPauseRq, TxUsedDataOutDetected, TxFlow, DlyCrcEn,                             TxPauseTV, MAC, TxCtrlStartFrm, TxCtrlEndFrm, SendingCtrlFrm, CtrlMux,                             ControlData, WillSendControlFrame, BlockTxDone                           );parameter Tp = 1;input         MTxClk;input         TxReset;input         TxUsedDataIn;input         TxUsedDataOut;input         TxDoneIn;input         TxAbortIn;input         TxStartFrmIn;input         TPauseRq;input         TxUsedDataOutDetected;input         TxFlow;input         DlyCrcEn;input  [15:0] TxPauseTV;input  [47:0] MAC;output        TxCtrlStartFrm;output        TxCtrlEndFrm;output        SendingCtrlFrm;output        CtrlMux;output [7:0]  ControlData;output        WillSendControlFrame;output        BlockTxDone;reg           SendingCtrlFrm;reg           CtrlMux;reg           WillSendControlFrame;reg    [3:0]  DlyCrcCnt;reg    [5:0]  ByteCnt;reg           ControlEnd_q;reg    [7:0]  MuxedCtrlData;reg           TxCtrlStartFrm;reg           TxCtrlStartFrm_q;reg           TxCtrlEndFrm;reg    [7:0]  ControlData;reg           TxUsedDataIn_q;reg           BlockTxDone;wire          IncrementDlyCrcCnt;wire          ResetByteCnt;wire          IncrementByteCnt;wire          ControlEnd;wire          IncrementByteCntBy2;wire          EnableCnt;// A command for Sending the control frame is active (latched)always @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    WillSendControlFrame <= #Tp 1'b0;  else  if(TxCtrlEndFrm & CtrlMux)    WillSendControlFrame <= #Tp 1'b0;  else  if(TPauseRq & TxFlow)    WillSendControlFrame <= #Tp 1'b1;end// Generation of the transmit control packet start framealways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    TxCtrlStartFrm <= #Tp 1'b0;  else  if(TxUsedDataIn_q & CtrlMux)    TxCtrlStartFrm <= #Tp 1'b0;  else  if(WillSendControlFrame & ~TxUsedDataOut & (TxDoneIn | TxAbortIn | TxStartFrmIn | (~TxUsedDataOutDetected)))    TxCtrlStartFrm <= #Tp 1'b1;end// Generation of the transmit control packet end framealways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    TxCtrlEndFrm <= #Tp 1'b0;  else  if(ControlEnd | ControlEnd_q)    TxCtrlEndFrm <= #Tp 1'b1;  else    TxCtrlEndFrm <= #Tp 1'b0;end// Generation of the multiplexer signal (controls muxes for switching between// normal and control packets)always @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    CtrlMux <= #Tp 1'b0;  else  if(WillSendControlFrame & ~TxUsedDataOut)    CtrlMux <= #Tp 1'b1;  else  if(TxDoneIn)    CtrlMux <= #Tp 1'b0;end// Generation of the Sending Control Frame signal (enables padding and CRC)always @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    SendingCtrlFrm <= #Tp 1'b0;  else  if(WillSendControlFrame & TxCtrlStartFrm)    SendingCtrlFrm <= #Tp 1'b1;  else  if(TxDoneIn)    SendingCtrlFrm <= #Tp 1'b0;endalways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    TxUsedDataIn_q <= #Tp 1'b0;  else    TxUsedDataIn_q <= #Tp TxUsedDataIn;end// Generation of the signal that will block sending the Done signal to the eth_wishbone module// While sending the control framealways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    BlockTxDone <= #Tp 1'b0;  else  if(TxCtrlStartFrm)    BlockTxDone <= #Tp 1'b1;  else  if(TxStartFrmIn)    BlockTxDone <= #Tp 1'b0;endalways @ (posedge MTxClk)begin  ControlEnd_q     <= #Tp ControlEnd;  TxCtrlStartFrm_q <= #Tp TxCtrlStartFrm;endassign IncrementDlyCrcCnt = CtrlMux & TxUsedDataIn &  ~DlyCrcCnt[2];// Delayed CRC counteralways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    DlyCrcCnt <= #Tp 4'h0;  else  if(ResetByteCnt)    DlyCrcCnt <= #Tp 4'h0;  else  if(IncrementDlyCrcCnt)    DlyCrcCnt <= #Tp DlyCrcCnt + 1'b1;end             assign ResetByteCnt = TxReset | (~TxCtrlStartFrm & (TxDoneIn | TxAbortIn));assign IncrementByteCnt = CtrlMux & (TxCtrlStartFrm & ~TxCtrlStartFrm_q & ~TxUsedDataIn | TxUsedDataIn & ~ControlEnd);assign IncrementByteCntBy2 = CtrlMux & TxCtrlStartFrm & (~TxCtrlStartFrm_q) & TxUsedDataIn;     // When TxUsedDataIn and CtrlMux are set at the same timeassign EnableCnt = (~DlyCrcEn | DlyCrcEn & (&DlyCrcCnt[1:0]));// Byte counteralways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    ByteCnt <= #Tp 6'h0;  else  if(ResetByteCnt)    ByteCnt <= #Tp 6'h0;  else  if(IncrementByteCntBy2 & EnableCnt)    ByteCnt <= #Tp (ByteCnt[5:0] ) + 2'h2;  else  if(IncrementByteCnt & EnableCnt)    ByteCnt <= #Tp (ByteCnt[5:0] ) + 1'b1;endassign ControlEnd = ByteCnt[5:0] == 6'h22;// Control data generation (goes to the TxEthMAC module)always @ (ByteCnt or DlyCrcEn or MAC or TxPauseTV or DlyCrcCnt)begin  case(ByteCnt)    6'h0:    if(~DlyCrcEn | DlyCrcEn & (&DlyCrcCnt[1:0]))               MuxedCtrlData[7:0] = 8'h01;                   // Reserved Multicast Address             else						 	 MuxedCtrlData[7:0] = 8'h0;    6'h2:      MuxedCtrlData[7:0] = 8'h80;    6'h4:      MuxedCtrlData[7:0] = 8'hC2;    6'h6:      MuxedCtrlData[7:0] = 8'h00;    6'h8:      MuxedCtrlData[7:0] = 8'h00;    6'hA:      MuxedCtrlData[7:0] = 8'h01;    6'hC:      MuxedCtrlData[7:0] = MAC[47:40];    6'hE:      MuxedCtrlData[7:0] = MAC[39:32];    6'h10:     MuxedCtrlData[7:0] = MAC[31:24];    6'h12:     MuxedCtrlData[7:0] = MAC[23:16];    6'h14:     MuxedCtrlData[7:0] = MAC[15:8];    6'h16:     MuxedCtrlData[7:0] = MAC[7:0];    6'h18:     MuxedCtrlData[7:0] = 8'h88;                   // Type/Length    6'h1A:     MuxedCtrlData[7:0] = 8'h08;    6'h1C:     MuxedCtrlData[7:0] = 8'h00;                   // Opcode    6'h1E:     MuxedCtrlData[7:0] = 8'h01;    6'h20:     MuxedCtrlData[7:0] = TxPauseTV[15:8];         // Pause timer value    6'h22:     MuxedCtrlData[7:0] = TxPauseTV[7:0];    default:   MuxedCtrlData[7:0] = 8'h0;  endcaseend// Latched Control dataalways @ (posedge MTxClk or posedge TxReset)begin  if(TxReset)    ControlData[7:0] <= #Tp 8'h0;  else  if(~ByteCnt[0])    ControlData[7:0] <= #Tp MuxedCtrlData[7:0];endendmodule

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区免费看视频| 午夜精品爽啪视频| 欧美丝袜第三区| 国产呦精品一区二区三区网站| 成人欧美一区二区三区白人| 日韩一级大片在线| 91碰在线视频| 国产尤物一区二区在线| 婷婷夜色潮精品综合在线| 中文字幕在线视频一区| 欧美精品一区二区三区一线天视频 | 6080午夜不卡| 一本一本大道香蕉久在线精品| 国产一区三区三区| 日韩精品国产精品| 亚洲一二三专区| 日韩美女啊v在线免费观看| 久久久国产午夜精品| 日韩欧美一级在线播放| 欧美日韩国产乱码电影| 欧美自拍偷拍午夜视频| 91麻豆高清视频| 成人动漫精品一区二区| 高清不卡在线观看| 成人自拍视频在线| 国产黄色精品视频| 国产福利精品导航| 国产一级精品在线| 激情综合色播激情啊| 九九九久久久精品| 国产一区美女在线| 激情六月婷婷久久| 国产在线精品免费| 国产成人一区二区精品非洲| 国产剧情一区二区三区| 国产成人综合在线观看| 国产成人在线影院| 成人免费毛片app| 成人高清免费在线播放| 波多野结衣中文字幕一区二区三区| 国产精品一二二区| 春色校园综合激情亚洲| 成人免费毛片嘿嘿连载视频| 成人99免费视频| 色综合色综合色综合| 欧美综合欧美视频| 欧美一级爆毛片| 久久蜜桃一区二区| 中文字幕一区二区三区不卡在线| 亚洲欧美综合色| 亚洲成人自拍一区| 久久精品国产在热久久| 国产一区二区三区电影在线观看 | 国产精品无码永久免费888| 国产欧美一区二区三区在线看蜜臀| 国产日韩亚洲欧美综合| 国产精品私人自拍| 一区二区三区在线免费| 亚洲第一综合色| 久久99精品久久久久久| av一区二区久久| 欧美在线视频不卡| 精品99一区二区三区| 国产精品美女视频| 午夜精品久久久久久久久久久 | 精品免费日韩av| 国产亚洲视频系列| 亚洲美女屁股眼交| 青青草成人在线观看| 懂色av一区二区三区蜜臀| 91视频免费观看| 欧美一区二区精品| 国产精品每日更新| 午夜视频在线观看一区二区三区| 久久精品噜噜噜成人av农村| 丁香啪啪综合成人亚洲小说| 欧美伊人精品成人久久综合97| 日韩一区二区三区精品视频| 国产蜜臀av在线一区二区三区| 亚洲丝袜自拍清纯另类| 免费成人在线播放| 国产69精品久久99不卡| 欧美猛男超大videosgay| 久久久精品国产免费观看同学| 亚洲欧美另类图片小说| 蜜臀a∨国产成人精品| 不卡在线视频中文字幕| 日韩一区二区三区在线| 一色屋精品亚洲香蕉网站| 日韩精品一卡二卡三卡四卡无卡| 福利一区二区在线| 91精品国产91久久久久久一区二区| 国产三级一区二区| 婷婷国产v国产偷v亚洲高清| 成人激情开心网| 日韩精品在线看片z| 樱桃视频在线观看一区| 国模少妇一区二区三区| 欧美日韩中文字幕精品| 欧美国产激情二区三区| 久久99热国产| 欧美色图天堂网| 亚洲欧洲日韩综合一区二区| 免费看日韩a级影片| 日本道色综合久久| 国产精品美女久久久久aⅴ国产馆| 全国精品久久少妇| 欧美午夜精品久久久久久孕妇| 国产亚洲一区二区三区四区| 日本不卡123| 日本高清不卡视频| 专区另类欧美日韩| 国产福利不卡视频| 精品动漫一区二区三区在线观看| 亚洲一区二区三区精品在线| 成人一区在线观看| 精品国产一区二区三区忘忧草| 午夜精品视频在线观看| 欧美午夜免费电影| 一区二区三区精品视频在线| 91原创在线视频| 国产精品久久看| 福利一区福利二区| 亚洲国产精品激情在线观看| 国产一区在线观看麻豆| 欧美xxxxx裸体时装秀| 免费黄网站欧美| 91精品国产一区二区三区香蕉| 亚洲一区二区三区四区中文字幕| 91视频精品在这里| 亚洲乱码国产乱码精品精98午夜| 99视频在线观看一区三区| 国产精品午夜久久| 不卡一区中文字幕| 亚洲色图.com| 欧美在线免费播放| 亚洲午夜免费电影| 欧美日韩一区视频| 三级在线观看一区二区| 欧美精品乱码久久久久久| 日韩精品一区第一页| 日韩一区二区高清| 国产一区在线不卡| 欧美国产综合色视频| 91亚洲精品一区二区乱码| 亚洲欧洲av一区二区三区久久| 91丝袜美女网| 亚洲最色的网站| 欧美人与禽zozo性伦| 七七婷婷婷婷精品国产| 久久精品在这里| 成人精品国产免费网站| 亚洲精品乱码久久久久久黑人 | 日韩一区精品字幕| 精品嫩草影院久久| 高清免费成人av| 亚洲你懂的在线视频| 欧美日韩一区二区在线观看| 偷拍与自拍一区| 久久免费电影网| 91视频在线观看免费| 亚洲不卡在线观看| 欧美成人精精品一区二区频| 成人午夜激情视频| 亚洲一区二区在线观看视频| 日韩欧美国产综合一区| 成人午夜视频免费看| 一区二区三区国产| 精品久久久网站| 91视频在线观看免费| 天天爽夜夜爽夜夜爽精品视频| 日韩一级大片在线观看| 波多野结衣在线aⅴ中文字幕不卡| 亚洲精品五月天| 精品久久五月天| 91福利国产精品| 激情综合色播五月| 亚洲黄色尤物视频| 日韩精品综合一本久道在线视频| www.66久久| 另类综合日韩欧美亚洲| 亚洲精品一二三区| 精品国产免费一区二区三区四区| 99久久婷婷国产| 午夜私人影院久久久久| 国产欧美日韩精品在线| 欧美日韩国产一区| 成人丝袜高跟foot| 免费观看日韩av| 亚洲午夜av在线| 欧美韩国一区二区| 日韩色视频在线观看| 99精品黄色片免费大全| 久久国产麻豆精品| 亚洲国产欧美另类丝袜| 国产精品国产三级国产aⅴ中文 | 8x8x8国产精品| 成人91在线观看| 激情综合网激情| 亚洲成a人片在线观看中文|