亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stm32f10x_dma.c

?? 基于STM32的 模擬時序
?? C
?? 第 1 頁 / 共 3 頁
字號:
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
* File Name          : stm32f10x_dma.c
* Author             : MCD Application Team
* Version            : V2.0.2
* Date               : 07/11/2008
* Description        : This file provides all the DMA firmware functions.
********************************************************************************
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_dma.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* DMA ENABLE mask */
#define CCR_ENABLE_Set          ((u32)0x00000001)
#define CCR_ENABLE_Reset        ((u32)0xFFFFFFFE)

/* DMA1 Channelx interrupt pending bit masks */
#define DMA1_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA1_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA1_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA1_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA1_Channel5_IT_Mask    ((u32)0x000F0000)
#define DMA1_Channel6_IT_Mask    ((u32)0x00F00000)
#define DMA1_Channel7_IT_Mask    ((u32)0x0F000000)

/* DMA2 Channelx interrupt pending bit masks */
#define DMA2_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA2_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA2_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA2_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA2_Channel5_IT_Mask    ((u32)0x000F0000)

/* DMA2 FLAG mask */
#define FLAG_Mask                ((u32)0x10000000)

/* DMA registers Masks */
#define CCR_CLEAR_Mask           ((u32)0xFFFF800F)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : DMA_DeInit
* Description    : Deinitializes the DMAy Channelx registers to their default reset
*                  values.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx)
{
  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));

  /* Disable the selected DMAy Channelx */
  DMAy_Channelx->CCR &= CCR_ENABLE_Reset;

  /* Reset DMAy Channelx control register */
  DMAy_Channelx->CCR  = 0;
  
  /* Reset DMAy Channelx remaining bytes register */
  DMAy_Channelx->CNDTR = 0;
  
  /* Reset DMAy Channelx peripheral address register */
  DMAy_Channelx->CPAR  = 0;
  
  /* Reset DMAy Channelx memory address register */
  DMAy_Channelx->CMAR = 0;

  switch (*(u32*)&DMAy_Channelx)
  {
    case DMA1_Channel1_BASE:
      /* Reset interrupt pending bits for DMA1 Channel1 */
      DMA1->IFCR |= DMA1_Channel1_IT_Mask;
      break;

    case DMA1_Channel2_BASE:
      /* Reset interrupt pending bits for DMA1 Channel2 */
      DMA1->IFCR |= DMA1_Channel2_IT_Mask;
      break;

    case DMA1_Channel3_BASE:
      /* Reset interrupt pending bits for DMA1 Channel3 */
      DMA1->IFCR |= DMA1_Channel3_IT_Mask;
      break;

    case DMA1_Channel4_BASE:
      /* Reset interrupt pending bits for DMA1 Channel4 */
      DMA1->IFCR |= DMA1_Channel4_IT_Mask;
      break;

    case DMA1_Channel5_BASE:
      /* Reset interrupt pending bits for DMA1 Channel5 */
      DMA1->IFCR |= DMA1_Channel5_IT_Mask;
      break;

    case DMA1_Channel6_BASE:
      /* Reset interrupt pending bits for DMA1 Channel6 */
      DMA1->IFCR |= DMA1_Channel6_IT_Mask;
      break;

    case DMA1_Channel7_BASE:
      /* Reset interrupt pending bits for DMA1 Channel7 */
      DMA1->IFCR |= DMA1_Channel7_IT_Mask;
      break;

    case DMA2_Channel1_BASE:
      /* Reset interrupt pending bits for DMA2 Channel1 */
      DMA2->IFCR |= DMA2_Channel1_IT_Mask;
      break;

    case DMA2_Channel2_BASE:
      /* Reset interrupt pending bits for DMA2 Channel2 */
      DMA2->IFCR |= DMA2_Channel2_IT_Mask;
      break;

    case DMA2_Channel3_BASE:
      /* Reset interrupt pending bits for DMA2 Channel3 */
      DMA2->IFCR |= DMA2_Channel3_IT_Mask;
      break;

    case DMA2_Channel4_BASE:
      /* Reset interrupt pending bits for DMA2 Channel4 */
      DMA2->IFCR |= DMA2_Channel4_IT_Mask;
      break;

    case DMA2_Channel5_BASE:
      /* Reset interrupt pending bits for DMA2 Channel5 */
      DMA2->IFCR |= DMA2_Channel5_IT_Mask;
      break;
      
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : DMA_Init
* Description    : Initializes the DMAy Channelx according to the specified
*                  parameters in the DMA_InitStruct.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and 
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
*                  - DMA_InitStruct: pointer to a DMA_InitTypeDef structure that
*                    contains the configuration information for the specified
*                    DMA Channel.
* Output         : None
* Return         : None
******************************************************************************/
void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct)
{
  u32 tmpreg = 0;

  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));
  assert_param(IS_DMA_DIR(DMA_InitStruct->DMA_DIR));
  assert_param(IS_DMA_BUFFER_SIZE(DMA_InitStruct->DMA_BufferSize));
  assert_param(IS_DMA_PERIPHERAL_INC_STATE(DMA_InitStruct->DMA_PeripheralInc));
  assert_param(IS_DMA_MEMORY_INC_STATE(DMA_InitStruct->DMA_MemoryInc));   
  assert_param(IS_DMA_PERIPHERAL_DATA_SIZE(DMA_InitStruct->DMA_PeripheralDataSize));
  assert_param(IS_DMA_MEMORY_DATA_SIZE(DMA_InitStruct->DMA_MemoryDataSize));
  assert_param(IS_DMA_MODE(DMA_InitStruct->DMA_Mode));
  assert_param(IS_DMA_PRIORITY(DMA_InitStruct->DMA_Priority));
  assert_param(IS_DMA_M2M_STATE(DMA_InitStruct->DMA_M2M));

/*--------------------------- DMAy Channelx CCR Configuration -----------------*/
  /* Get the DMAy_Channelx CCR value */
  tmpreg = DMAy_Channelx->CCR;
  /* Clear MEM2MEM, PL, MSIZE, PSIZE, MINC, PINC, CIRC and DIR bits */
  tmpreg &= CCR_CLEAR_Mask;
  /* Configure DMAy Channelx: data transfer, data size, priority level and mode */
  /* Set DIR bit according to DMA_DIR value */
  /* Set CIRC bit according to DMA_Mode value */
  /* Set PINC bit according to DMA_PeripheralInc value */
  /* Set MINC bit according to DMA_MemoryInc value */
  /* Set PSIZE bits according to DMA_PeripheralDataSize value */
  /* Set MSIZE bits according to DMA_MemoryDataSize value */
  /* Set PL bits according to DMA_Priority value */
  /* Set the MEM2MEM bit according to DMA_M2M value */
  tmpreg |= DMA_InitStruct->DMA_DIR | DMA_InitStruct->DMA_Mode |
            DMA_InitStruct->DMA_PeripheralInc | DMA_InitStruct->DMA_MemoryInc |
            DMA_InitStruct->DMA_PeripheralDataSize | DMA_InitStruct->DMA_MemoryDataSize |
            DMA_InitStruct->DMA_Priority | DMA_InitStruct->DMA_M2M;
  /* Write to DMAy Channelx CCR */
  DMAy_Channelx->CCR = tmpreg;

/*--------------------------- DMAy Channelx CNDTR Configuration ---------------*/
  /* Write to DMAy Channelx CNDTR */
  DMAy_Channelx->CNDTR = DMA_InitStruct->DMA_BufferSize;

/*--------------------------- DMAy Channelx CPAR Configuration ----------------*/
  /* Write to DMAy Channelx CPAR */
  DMAy_Channelx->CPAR = DMA_InitStruct->DMA_PeripheralBaseAddr;

/*--------------------------- DMAy Channelx CMAR Configuration ----------------*/
  /* Write to DMAy Channelx CMAR */
  DMAy_Channelx->CMAR = DMA_InitStruct->DMA_MemoryBaseAddr;
}

/*******************************************************************************
* Function Name  : DMA_StructInit
* Description    : Fills each DMA_InitStruct member with its default value.
* Input          : - DMA_InitStruct : pointer to a DMA_InitTypeDef structure
*                    which will be initialized.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct)
{
/*-------------- Reset DMA init structure parameters values ------------------*/
  /* Initialize the DMA_PeripheralBaseAddr member */
  DMA_InitStruct->DMA_PeripheralBaseAddr = 0;

  /* Initialize the DMA_MemoryBaseAddr member */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品v日韩精品| 日韩高清不卡一区| 日韩精品电影一区亚洲| 国产成人aaa| 91精品中文字幕一区二区三区| 精品裸体舞一区二区三区| 亚洲桃色在线一区| 91久久精品一区二区三| 欧美xxxxxxxx| 日韩专区在线视频| 91久久香蕉国产日韩欧美9色| 国产欧美va欧美不卡在线| 日韩国产精品久久久久久亚洲| 99视频在线观看一区三区| 国产亚洲精品久| 六月婷婷色综合| 欧美精品一卡二卡| 亚洲精选免费视频| 成人av第一页| 国产精品久久久久影视| 久久97超碰色| 欧美电影免费观看高清完整版在线| 伊人婷婷欧美激情| 国产成人在线色| 国产欧美综合在线| 国产盗摄一区二区| 久久久国产一区二区三区四区小说| 久久9热精品视频| 日韩欧美一二三区| 日本一区中文字幕| 日韩一区二区在线播放| 日本欧美久久久久免费播放网| 欧美久久久久免费| 亚洲国产中文字幕| 在线观看国产日韩| 亚洲一区二区三区四区在线| 欧美视频在线播放| 亚洲电影在线播放| 欧美日韩视频专区在线播放| 亚洲成人动漫av| 欧美日韩成人在线| 日韩综合小视频| 亚洲精品在线三区| 国产福利精品一区二区| 国产精品久久久久久久久免费相片 | 日韩av一区二区三区| 在线不卡中文字幕| 久88久久88久久久| 日本一区二区在线不卡| av欧美精品.com| 国产精品美女久久久久aⅴ| 97精品电影院| 亚洲一区二区三区爽爽爽爽爽| 欧美色网站导航| 麻豆精品一区二区综合av| 337p日本欧洲亚洲大胆色噜噜| 国产suv精品一区二区883| 亚洲色图另类专区| 欧美日韩成人激情| 九九在线精品视频| 一区免费观看视频| 欧美日韩国产一区二区三区地区| 蜜桃视频在线一区| 中文字幕av资源一区| 色8久久人人97超碰香蕉987| 奇米777欧美一区二区| 欧美精品一区二区不卡| 色综合久久久久网| 经典一区二区三区| 韩国一区二区视频| 国产精品超碰97尤物18| 欧美一区二区三区在线| 成人高清av在线| 美国欧美日韩国产在线播放| 亚洲色图欧美激情| 精品国产91乱码一区二区三区| 99久久久久久| 国产精品一区二区无线| 亚洲制服欧美中文字幕中文字幕| 久久综合久久综合九色| 在线视频你懂得一区| 国产一区二区精品久久99 | 久久综合久久综合九色| 日本福利一区二区| 国产成人av电影在线| 免费欧美日韩国产三级电影| 亚洲视频一区二区在线| 久久麻豆一区二区| 欧美一级在线免费| 欧美在线观看视频在线| av成人免费在线观看| 国产综合成人久久大片91| 亚洲va韩国va欧美va精品| 国产精品视频免费| 精品国产乱码久久久久久影片| 欧美性生活大片视频| 99久久99久久免费精品蜜臀| 国产精品一级黄| 久久99精品久久久久婷婷| 亚洲成人av一区二区三区| 亚洲另类色综合网站| 中文字幕欧美激情一区| 久久亚洲综合av| 精品日韩在线观看| 日韩一级高清毛片| 制服丝袜中文字幕亚洲| 欧美色老头old∨ideo| 欧美午夜一区二区| 91搞黄在线观看| 欧美亚洲一区二区三区四区| 91麻豆.com| 色婷婷国产精品久久包臀| www.日韩精品| 99re8在线精品视频免费播放| 国产成人在线免费| 国产成人精品一区二区三区四区| 狠狠色伊人亚洲综合成人| 裸体歌舞表演一区二区| 精品在线免费视频| 精品一区二区三区视频| 国产中文字幕一区| 粉嫩嫩av羞羞动漫久久久| 高清成人免费视频| 99久久婷婷国产精品综合| 91日韩在线专区| 欧美性猛片aaaaaaa做受| 欧美日韩精品三区| 亚洲综合色丁香婷婷六月图片| 亚洲黄色av一区| 视频一区二区欧美| 日韩av电影免费观看高清完整版 | 99久久婷婷国产精品综合| 成人动漫av在线| 欧日韩精品视频| 日韩一区二区三区三四区视频在线观看 | 国产成人av在线影院| 99这里只有久久精品视频| 91色porny在线视频| 欧美日韩一区二区欧美激情| 日韩欧美国产一二三区| 国产天堂亚洲国产碰碰| 国产精品区一区二区三区| 亚洲综合小说图片| 日韩av中文字幕一区二区| 国产在线视频一区二区| 成人一区二区三区视频在线观看| 色综合久久中文综合久久牛| 欧美精品在线观看播放| 久久免费精品国产久精品久久久久| 国产精品乱人伦一区二区| 亚洲福利电影网| 国产永久精品大片wwwapp| 99久久久久久| 精品少妇一区二区三区免费观看| 国产人成一区二区三区影院| 夜夜爽夜夜爽精品视频| 国产综合色视频| 色88888久久久久久影院按摩 | 欧美在线观看禁18| 日韩免费高清视频| 亚洲人成网站色在线观看| 麻豆一区二区三区| 日本福利一区二区| 久久久亚洲午夜电影| 亚洲一区av在线| 国产麻豆精品theporn| 国产最新精品免费| 欧美午夜精品久久久久久孕妇 | 一区二区三区日韩欧美精品| 蜜臀久久久99精品久久久久久| 91麻豆国产精品久久| 欧美精品一区视频| 亚洲国产裸拍裸体视频在线观看乱了 | 久久免费精品国产久精品久久久久| 一区二区三区四区亚洲| 国产精品综合二区| 一区二区三区欧美日韩| 黑人巨大精品欧美一区| 在线成人午夜影院| 亚洲高清不卡在线观看| 99在线视频精品| 国产精品网站在线| 国产精品资源在线观看| 欧美一区二区三区爱爱| 亚洲成a天堂v人片| 91成人网在线| 亚洲精品国产精品乱码不99| 成人h版在线观看| 久久久久国产精品麻豆ai换脸 | 亚洲老妇xxxxxx| 北岛玲一区二区三区四区| 精品国产一区a| 久久99精品久久久久| 91精品国产全国免费观看| 婷婷国产v国产偷v亚洲高清| 欧美中文字幕一区| 亚洲一卡二卡三卡四卡无卡久久| jlzzjlzz亚洲日本少妇| 国产精品狼人久久影院观看方式| 成人午夜在线播放|