亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stm32f10x_dma.c

?? 基于STM32的 模擬時序
?? C
?? 第 1 頁 / 共 3 頁
字號:
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
* File Name          : stm32f10x_dma.c
* Author             : MCD Application Team
* Version            : V2.0.2
* Date               : 07/11/2008
* Description        : This file provides all the DMA firmware functions.
********************************************************************************
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_dma.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* DMA ENABLE mask */
#define CCR_ENABLE_Set          ((u32)0x00000001)
#define CCR_ENABLE_Reset        ((u32)0xFFFFFFFE)

/* DMA1 Channelx interrupt pending bit masks */
#define DMA1_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA1_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA1_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA1_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA1_Channel5_IT_Mask    ((u32)0x000F0000)
#define DMA1_Channel6_IT_Mask    ((u32)0x00F00000)
#define DMA1_Channel7_IT_Mask    ((u32)0x0F000000)

/* DMA2 Channelx interrupt pending bit masks */
#define DMA2_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA2_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA2_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA2_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA2_Channel5_IT_Mask    ((u32)0x000F0000)

/* DMA2 FLAG mask */
#define FLAG_Mask                ((u32)0x10000000)

/* DMA registers Masks */
#define CCR_CLEAR_Mask           ((u32)0xFFFF800F)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : DMA_DeInit
* Description    : Deinitializes the DMAy Channelx registers to their default reset
*                  values.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx)
{
  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));

  /* Disable the selected DMAy Channelx */
  DMAy_Channelx->CCR &= CCR_ENABLE_Reset;

  /* Reset DMAy Channelx control register */
  DMAy_Channelx->CCR  = 0;
  
  /* Reset DMAy Channelx remaining bytes register */
  DMAy_Channelx->CNDTR = 0;
  
  /* Reset DMAy Channelx peripheral address register */
  DMAy_Channelx->CPAR  = 0;
  
  /* Reset DMAy Channelx memory address register */
  DMAy_Channelx->CMAR = 0;

  switch (*(u32*)&DMAy_Channelx)
  {
    case DMA1_Channel1_BASE:
      /* Reset interrupt pending bits for DMA1 Channel1 */
      DMA1->IFCR |= DMA1_Channel1_IT_Mask;
      break;

    case DMA1_Channel2_BASE:
      /* Reset interrupt pending bits for DMA1 Channel2 */
      DMA1->IFCR |= DMA1_Channel2_IT_Mask;
      break;

    case DMA1_Channel3_BASE:
      /* Reset interrupt pending bits for DMA1 Channel3 */
      DMA1->IFCR |= DMA1_Channel3_IT_Mask;
      break;

    case DMA1_Channel4_BASE:
      /* Reset interrupt pending bits for DMA1 Channel4 */
      DMA1->IFCR |= DMA1_Channel4_IT_Mask;
      break;

    case DMA1_Channel5_BASE:
      /* Reset interrupt pending bits for DMA1 Channel5 */
      DMA1->IFCR |= DMA1_Channel5_IT_Mask;
      break;

    case DMA1_Channel6_BASE:
      /* Reset interrupt pending bits for DMA1 Channel6 */
      DMA1->IFCR |= DMA1_Channel6_IT_Mask;
      break;

    case DMA1_Channel7_BASE:
      /* Reset interrupt pending bits for DMA1 Channel7 */
      DMA1->IFCR |= DMA1_Channel7_IT_Mask;
      break;

    case DMA2_Channel1_BASE:
      /* Reset interrupt pending bits for DMA2 Channel1 */
      DMA2->IFCR |= DMA2_Channel1_IT_Mask;
      break;

    case DMA2_Channel2_BASE:
      /* Reset interrupt pending bits for DMA2 Channel2 */
      DMA2->IFCR |= DMA2_Channel2_IT_Mask;
      break;

    case DMA2_Channel3_BASE:
      /* Reset interrupt pending bits for DMA2 Channel3 */
      DMA2->IFCR |= DMA2_Channel3_IT_Mask;
      break;

    case DMA2_Channel4_BASE:
      /* Reset interrupt pending bits for DMA2 Channel4 */
      DMA2->IFCR |= DMA2_Channel4_IT_Mask;
      break;

    case DMA2_Channel5_BASE:
      /* Reset interrupt pending bits for DMA2 Channel5 */
      DMA2->IFCR |= DMA2_Channel5_IT_Mask;
      break;
      
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : DMA_Init
* Description    : Initializes the DMAy Channelx according to the specified
*                  parameters in the DMA_InitStruct.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and 
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
*                  - DMA_InitStruct: pointer to a DMA_InitTypeDef structure that
*                    contains the configuration information for the specified
*                    DMA Channel.
* Output         : None
* Return         : None
******************************************************************************/
void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct)
{
  u32 tmpreg = 0;

  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));
  assert_param(IS_DMA_DIR(DMA_InitStruct->DMA_DIR));
  assert_param(IS_DMA_BUFFER_SIZE(DMA_InitStruct->DMA_BufferSize));
  assert_param(IS_DMA_PERIPHERAL_INC_STATE(DMA_InitStruct->DMA_PeripheralInc));
  assert_param(IS_DMA_MEMORY_INC_STATE(DMA_InitStruct->DMA_MemoryInc));   
  assert_param(IS_DMA_PERIPHERAL_DATA_SIZE(DMA_InitStruct->DMA_PeripheralDataSize));
  assert_param(IS_DMA_MEMORY_DATA_SIZE(DMA_InitStruct->DMA_MemoryDataSize));
  assert_param(IS_DMA_MODE(DMA_InitStruct->DMA_Mode));
  assert_param(IS_DMA_PRIORITY(DMA_InitStruct->DMA_Priority));
  assert_param(IS_DMA_M2M_STATE(DMA_InitStruct->DMA_M2M));

/*--------------------------- DMAy Channelx CCR Configuration -----------------*/
  /* Get the DMAy_Channelx CCR value */
  tmpreg = DMAy_Channelx->CCR;
  /* Clear MEM2MEM, PL, MSIZE, PSIZE, MINC, PINC, CIRC and DIR bits */
  tmpreg &= CCR_CLEAR_Mask;
  /* Configure DMAy Channelx: data transfer, data size, priority level and mode */
  /* Set DIR bit according to DMA_DIR value */
  /* Set CIRC bit according to DMA_Mode value */
  /* Set PINC bit according to DMA_PeripheralInc value */
  /* Set MINC bit according to DMA_MemoryInc value */
  /* Set PSIZE bits according to DMA_PeripheralDataSize value */
  /* Set MSIZE bits according to DMA_MemoryDataSize value */
  /* Set PL bits according to DMA_Priority value */
  /* Set the MEM2MEM bit according to DMA_M2M value */
  tmpreg |= DMA_InitStruct->DMA_DIR | DMA_InitStruct->DMA_Mode |
            DMA_InitStruct->DMA_PeripheralInc | DMA_InitStruct->DMA_MemoryInc |
            DMA_InitStruct->DMA_PeripheralDataSize | DMA_InitStruct->DMA_MemoryDataSize |
            DMA_InitStruct->DMA_Priority | DMA_InitStruct->DMA_M2M;
  /* Write to DMAy Channelx CCR */
  DMAy_Channelx->CCR = tmpreg;

/*--------------------------- DMAy Channelx CNDTR Configuration ---------------*/
  /* Write to DMAy Channelx CNDTR */
  DMAy_Channelx->CNDTR = DMA_InitStruct->DMA_BufferSize;

/*--------------------------- DMAy Channelx CPAR Configuration ----------------*/
  /* Write to DMAy Channelx CPAR */
  DMAy_Channelx->CPAR = DMA_InitStruct->DMA_PeripheralBaseAddr;

/*--------------------------- DMAy Channelx CMAR Configuration ----------------*/
  /* Write to DMAy Channelx CMAR */
  DMAy_Channelx->CMAR = DMA_InitStruct->DMA_MemoryBaseAddr;
}

/*******************************************************************************
* Function Name  : DMA_StructInit
* Description    : Fills each DMA_InitStruct member with its default value.
* Input          : - DMA_InitStruct : pointer to a DMA_InitTypeDef structure
*                    which will be initialized.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct)
{
/*-------------- Reset DMA init structure parameters values ------------------*/
  /* Initialize the DMA_PeripheralBaseAddr member */
  DMA_InitStruct->DMA_PeripheralBaseAddr = 0;

  /* Initialize the DMA_MemoryBaseAddr member */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本va欧美va精品| 久久久国产一区二区三区四区小说 | 国产99久久久国产精品免费看| 欧美日韩在线播放三区四区| 国产精品嫩草99a| 极品销魂美女一区二区三区| 欧美一区二区三区视频| 日本黄色一区二区| 成人黄色大片在线观看| 国产一区欧美日韩| 日本欧美在线观看| 无吗不卡中文字幕| 调教+趴+乳夹+国产+精品| 1024成人网| 日本一区二区三区国色天香| 日韩精品一区二| 国产喷白浆一区二区三区| 中文字幕亚洲一区二区av在线| 亚洲一区二区三区小说| 欧美日韩国产综合草草| 性感美女极品91精品| 欧美一区二区三区免费在线看| 麻豆高清免费国产一区| 久久久久国产精品麻豆ai换脸| 成人白浆超碰人人人人| 夜夜嗨av一区二区三区| 欧美白人最猛性xxxxx69交| 午夜精品一区在线观看| 欧美一级片在线看| 国产成人h网站| 亚洲你懂的在线视频| 欧美日韩欧美一区二区| 蜜臀精品久久久久久蜜臀| 久久久久99精品一区| 在线视频综合导航| 激情都市一区二区| 亚洲视频免费在线观看| 4438成人网| 国产成人日日夜夜| 亚洲一区二区综合| 337p亚洲精品色噜噜噜| 国产馆精品极品| 亚洲成人精品在线观看| 久久一区二区三区国产精品| 色先锋久久av资源部| 欧美aⅴ一区二区三区视频| 国产精品久久久久桃色tv| 91精品国产综合久久久久久久久久 | 国产精品乱码一区二三区小蝌蚪| 国产传媒久久文化传媒| 亚洲国产另类精品专区| 久久免费偷拍视频| 91久久精品一区二区| 久久91精品久久久久久秒播| 亚洲伊人色欲综合网| 日韩成人精品在线观看| 久久免费电影网| 日韩欧美一级在线播放| 国模冰冰炮一区二区| 中文字幕国产一区| 欧美肥妇毛茸茸| 国产成人综合视频| 日韩美女视频一区二区| 欧美一区二区视频免费观看| 精品亚洲成av人在线观看| 综合久久久久久| 亚洲猫色日本管| 久久久精品免费网站| 精品国产一区a| 这里只有精品99re| 欧美一区二区在线视频| 欧美丰满嫩嫩电影| 欧美一区二区三区四区五区| 欧美精品国产精品| 欧美一区欧美二区| 欧美成人乱码一区二区三区| 日韩欧美的一区二区| 日韩欧美二区三区| 久久先锋影音av鲁色资源| 久久久久久久久久看片| 久久精品男人天堂av| 国产网站一区二区| 国产精品女同互慰在线看| 一区二区中文字幕在线| 18成人在线视频| 亚洲综合在线免费观看| 天天亚洲美女在线视频| 美女视频黄频大全不卡视频在线播放| 日韩精品电影在线观看| 久久99国产精品久久99| 国产一区二区三区国产| www.在线欧美| 欧美日韩高清一区| 日韩欧美国产一区二区在线播放| 亚洲精品一区二区三区99| 国产欧美va欧美不卡在线| 亚洲男女毛片无遮挡| 午夜精品视频在线观看| 国内久久精品视频| 成人网页在线观看| 一本一本久久a久久精品综合麻豆| 欧亚洲嫩模精品一区三区| 日韩欧美国产综合| 国产精品久久久久久久浪潮网站| 亚洲精品国产成人久久av盗摄 | 日韩午夜电影av| 久久久久久久免费视频了| 亚洲伦在线观看| 91视视频在线观看入口直接观看www| www.日本不卡| 久久尤物电影视频在线观看| 中文字幕第一区二区| 综合婷婷亚洲小说| 日韩精品视频网| 欧美三级三级三级| 91福利小视频| 久久久精品国产免费观看同学| 日本一区二区三区dvd视频在线| 久久久国际精品| 婷婷综合五月天| 欧美精品一区二区三区视频| 久久久久国产免费免费 | 精品国产一区二区国模嫣然| 亚洲欧洲国产专区| 免费的成人av| 日本黄色一区二区| 国产女主播一区| 免费在线一区观看| 日本福利一区二区| 国产女人水真多18毛片18精品视频| 五月天网站亚洲| 色琪琪一区二区三区亚洲区| 精品99999| 青青草97国产精品免费观看无弹窗版| 99精品视频在线观看免费| 日韩欧美亚洲一区二区| 亚洲自拍欧美精品| 暴力调教一区二区三区| 精品国产sm最大网站| 日韩av一区二区三区四区| 欧美亚洲一区二区三区四区| 国产精品美女一区二区| 国产乱人伦偷精品视频不卡| 在线观看91av| 亚洲国产美国国产综合一区二区| 成人av免费在线观看| 日本一区二区在线不卡| 国产尤物一区二区| 日韩女优视频免费观看| 日本在线不卡视频一二三区| 欧美三电影在线| 亚洲一区二区欧美| 欧美午夜精品一区二区三区| 亚洲丝袜美腿综合| thepron国产精品| 国产精品午夜春色av| 国产91精品免费| 国产三级久久久| 国产不卡视频一区| 国产视频一区在线观看| 国产传媒一区在线| 久久久久国产免费免费| 国产成人综合亚洲网站| 国产欧美一区视频| 国产精品香蕉一区二区三区| 久久久高清一区二区三区| 高清日韩电视剧大全免费| 欧美激情艳妇裸体舞| www.亚洲精品| 亚洲欧美偷拍三级| 欧美丝袜第三区| 最近日韩中文字幕| 久久久精品天堂| 欧美日韩成人综合| 国产亚洲一区二区三区在线观看 | 麻豆一区二区三| 日韩无一区二区| 91亚洲永久精品| 日韩精品免费视频人成| 亚洲同性同志一二三专区| 欧美一区二区三区啪啪| 日韩一级欧美一级| 综合久久综合久久| 国产精品一区二区久久精品爱涩 | 欧美精品欧美精品系列| 日本视频在线一区| 久久久亚洲高清| 99久久免费精品高清特色大片| 一区二区在线免费观看| 欧美老年两性高潮| 国产在线精品免费| 日韩伦理电影网| 8x8x8国产精品| 国产一区二区三区高清播放| 亚洲特黄一级片| 日韩欧美一级精品久久| 成人性视频免费网站| 亚洲成人一区二区在线观看| 久久综合久久鬼色| 色综合天天综合|