?? lock.map.rpt
字號:
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 100 ; 100 ;
; Clock MUX Protection ; On ; On ;
; Block Design Naming ; Auto ; Auto ;
+--------------------------------------------------------------------------------+--------------------+--------------------+
+----------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+-----------------+-----------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+-----------------+-----------------------------------------------+
; lock.vhd ; yes ; User VHDL File ; D:/study/VHDL/lock_cipher/lock/lock.vhd ;
; ../keymove/keymove.vhd ; yes ; User VHDL File ; D:/study/VHDL/lock_cipher/keymove/keymove.vhd ;
; ../led7/led7.vhd ; yes ; User VHDL File ; D:/study/VHDL/lock_cipher/led7/led7.vhd ;
+----------------------------------+-----------------+-----------------+-----------------------------------------------+
+-----------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+-------+
; Resource ; Usage ;
+---------------------------------------------+-------+
; Estimated Total logic elements ; 119 ;
; ; ;
; Total combinational functions ; 119 ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 67 ;
; -- 3 input functions ; 30 ;
; -- <=2 input functions ; 22 ;
; ; ;
; Logic elements by mode ; ;
; -- normal mode ; 119 ;
; -- arithmetic mode ; 0 ;
; ; ;
; Total registers ; 66 ;
; -- Dedicated logic registers ; 66 ;
; -- I/O registers ; 0 ;
; ; ;
; I/O pins ; 45 ;
; Maximum fan-out node ; clk ;
; Maximum fan-out ; 54 ;
; Total fan-out ; 602 ;
; Average fan-out ; 2.62 ;
+---------------------------------------------+-------+
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+--------------------------+--------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Library Name ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+--------------------------+--------------+
; |lock ; 119 (41) ; 66 (6) ; 0 ; 0 ; 0 ; 0 ; 45 ; 0 ; |lock ; work ;
; |keymove:u1| ; 78 (50) ; 60 (32) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |lock|keymove:u1 ; work ;
; |led7:u1| ; 7 (7) ; 7 (7) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |lock|keymove:u1|led7:u1 ; work ;
; |led7:u2| ; 7 (7) ; 7 (7) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |lock|keymove:u1|led7:u2 ; work ;
; |led7:u3| ; 7 (7) ; 7 (7) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |lock|keymove:u1|led7:u3 ; work ;
; |led7:u4| ; 7 (7) ; 7 (7) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |lock|keymove:u1|led7:u4 ; work ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+--------------------------+--------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
Encoding Type: One-Hot
+-------------------------------------------------------------------------------------------------------------------------------------------+
; State Machine - |lock|current_state ;
+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+
; Name ; current_state.st5 ; current_state.st4 ; current_state.st3 ; current_state.st2 ; current_state.st1 ; current_state.st0 ;
+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+
; current_state.st0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ;
; current_state.st1 ; 0 ; 0 ; 0 ; 0 ; 1 ; 1 ;
; current_state.st2 ; 0 ; 0 ; 0 ; 1 ; 0 ; 1 ;
; current_state.st3 ; 0 ; 0 ; 1 ; 0 ; 0 ; 1 ;
; current_state.st4 ; 0 ; 1 ; 0 ; 0 ; 0 ; 1 ;
; current_state.st5 ; 1 ; 0 ; 0 ; 0 ; 0 ; 1 ;
+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+-------------------+
+----------------------------------------------------------------------------------------------------+
; User-Specified and Inferred Latches ;
+-----------------------------------------------------+---------------------+------------------------+
; Latch Name ; Latch Enable Signal ; Free of Timing Hazards ;
+-----------------------------------------------------+---------------------+------------------------+
; password2[0] ; current_state.st2 ; yes ;
; password2[1] ; current_state.st2 ; yes ;
; password2[2] ; current_state.st2 ; yes ;
; password2[3] ; current_state.st2 ; yes ;
; password1[0] ; current_state.st2 ; yes ;
; password1[1] ; current_state.st2 ; yes ;
; password1[2] ; current_state.st2 ; yes ;
; password1[3] ; current_state.st2 ; yes ;
; password3[0] ; current_state.st2 ; yes ;
; password3[1] ; current_state.st2 ; yes ;
; password3[2] ; current_state.st2 ; yes ;
; password3[3] ; current_state.st2 ; yes ;
; password4[0] ; current_state.st2 ; yes ;
; password4[1] ; current_state.st2 ; yes ;
; password4[2] ; current_state.st2 ; yes ;
; password4[3] ; current_state.st2 ; yes ;
; add[2] ; current_state.st5 ; yes ;
; add[1] ; current_state.st5 ; yes ;
; add[0] ; current_state.st5 ; yes ;
; Number of user-specified and inferred latches = 19 ; ; ;
+-----------------------------------------------------+---------------------+------------------------+
Note: All latches listed above may not be present at the end of synthesis due to various synthesis optimizations.
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 66 ;
; Number of registers using Synchronous Clear ; 0 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 22 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 32 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -