亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? m5329.h

?? U-boot源碼 ARM7啟動(dòng)代碼
?? H
?? 第 1 頁 / 共 4 頁
字號(hào):
#define GPIO_PAR_LCDCTL_PS		(0x0002)#define GPIO_PAR_LCDCTL_REV		(0x0004)#define GPIO_PAR_LCDCTL_SPL_SPR		(0x0008)#define GPIO_PAR_LCDCTL_CONTRAST	(0x0010)#define GPIO_PAR_LCDCTL_LSCLK		(0x0020)#define GPIO_PAR_LCDCTL_LP_HSYNC	(0x0040)#define GPIO_PAR_LCDCTL_FLM_VSYNC	(0x0080)#define GPIO_PAR_LCDCTL_ACD_OE		(0x0100)/* Bit definitions and macros for GPIO_PAR_IRQ */#define GPIO_PAR_IRQ1(x)		(((x)&0x0003)<<4)#define GPIO_PAR_IRQ2(x)		(((x)&0x0003)<<6)#define GPIO_PAR_IRQ4(x)		(((x)&0x0003)<<8)#define GPIO_PAR_IRQ5(x)		(((x)&0x0003)<<10)#define GPIO_PAR_IRQ6(x)		(((x)&0x0003)<<12)/* Bit definitions and macros for GPIO_MSCR_FLEXBUS */#define GPIO_MSCR_FLEXBUS_ADDRCTL(x)	((x)&0x03)#define GPIO_MSCR_FLEXBUS_DLOWER(x)	(((x)&0x03)<<2)#define GPIO_MSCR_FLEXBUS_DUPPER(x)	(((x)&0x03)<<4)/* Bit definitions and macros for GPIO_MSCR_SDRAM */#define GPIO_MSCR_SDRAM_SDRAM(x)	((x)&0x03)#define GPIO_MSCR_SDRAM_SDCLK(x)	(((x)&0x03)<<2)#define GPIO_MSCR_SDRAM_SDCLKB(x)	(((x)&0x03)<<4)/* Bit definitions and macros for GPIO_DSCR_I2C */#define GPIO_DSCR_I2C_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_PWM */#define GPIO_DSCR_PWM_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_FEC */#define GPIO_DSCR_FEC_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_UART */#define GPIO_DSCR_UART0_DSE(x)		((x)&0x03)#define GPIO_DSCR_UART1_DSE(x)		(((x)&0x03)<<2)/* Bit definitions and macros for GPIO_DSCR_QSPI */#define GPIO_DSCR_QSPI_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_TIMER */#define GPIO_DSCR_TIMER_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_SSI */#define GPIO_DSCR_SSI_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_LCD */#define GPIO_DSCR_LCD_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_DEBUG */#define GPIO_DSCR_DEBUG_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_CLKRST */#define GPIO_DSCR_CLKRST_DSE(x)		((x)&0x03)/* Bit definitions and macros for GPIO_DSCR_IRQ */#define GPIO_DSCR_IRQ_DSE(x)		((x)&0x03)/* not done yet *//********************************************************************** LCD Controller (LCDC)*********************************************************************//* Bit definitions and macros for LCDC_LSSAR */#define LCDC_LSSAR_SSA(x)		(((x)&0x3FFFFFFF)<<2)/* Bit definitions and macros for LCDC_LSR */#define LCDC_LSR_YMAX(x)		(((x)&0x000003FF)<<0)#define LCDC_LSR_XMAX(x)		(((x)&0x0000003F)<<20)/* Bit definitions and macros for LCDC_LVPWR */#define LCDC_LVPWR_VPW(x)		(((x)&0x000003FF)<<0)/* Bit definitions and macros for LCDC_LCPR */#define LCDC_LCPR_CYP(x)		(((x)&0x000003FF)<<0)#define LCDC_LCPR_CXP(x)		(((x)&0x000003FF)<<16)#define LCDC_LCPR_OP			(0x10000000)#define LCDC_LCPR_CC(x)			(((x)&0x00000003)<<30)#define LCDC_LCPR_CC_TRANSPARENT	(0x00000000)#define LCDC_LCPR_CC_OR			(0x40000000)#define LCDC_LCPR_CC_XOR		(0x80000000)#define LCDC_LCPR_CC_AND		(0xC0000000)#define LCDC_LCPR_OP_ON			(0x10000000)#define LCDC_LCPR_OP_OFF		(0x00000000)/* Bit definitions and macros for LCDC_LCWHBR */#define LCDC_LCWHBR_BD(x)		(((x)&0x000000FF)<<0)#define LCDC_LCWHBR_CH(x)		(((x)&0x0000001F)<<16)#define LCDC_LCWHBR_CW(x)		(((x)&0x0000001F)<<24)#define LCDC_LCWHBR_BK_EN		(0x80000000)#define LCDC_LCWHBR_BK_EN_ON		(0x80000000)#define LCDC_LCWHBR_BK_EN_OFF		(0x00000000)/* Bit definitions and macros for LCDC_LCCMR */#define LCDC_LCCMR_CUR_COL_B(x)		(((x)&0x0000003F)<<0)#define LCDC_LCCMR_CUR_COL_G(x)		(((x)&0x0000003F)<<6)#define LCDC_LCCMR_CUR_COL_R(x)		(((x)&0x0000003F)<<12)/* Bit definitions and macros for LCDC_LPCR */#define LCDC_LPCR_PCD(x)		(((x)&0x0000003F)<<0)#define LCDC_LPCR_SHARP			(0x00000040)#define LCDC_LPCR_SCLKSEL		(0x00000080)#define LCDC_LPCR_ACD(x)		(((x)&0x0000007F)<<8)#define LCDC_LPCR_ACDSEL		(0x00008000)#define LCDC_LPCR_REV_VS		(0x00010000)#define LCDC_LPCR_SWAP_SEL		(0x00020000)#define LCDC_LPCR_ENDSEL		(0x00040000)#define LCDC_LPCR_SCLKIDLE		(0x00080000)#define LCDC_LPCR_OEPOL			(0x00100000)#define LCDC_LPCR_CLKPOL		(0x00200000)#define LCDC_LPCR_LPPOL			(0x00400000)#define LCDC_LPCR_FLM			(0x00800000)#define LCDC_LPCR_PIXPOL		(0x01000000)#define LCDC_LPCR_BPIX(x)		(((x)&0x00000007)<<25)#define LCDC_LPCR_PBSIZ(x)		(((x)&0x00000003)<<28)#define LCDC_LPCR_COLOR			(0x40000000)#define LCDC_LPCR_TFT			(0x80000000)#define LCDC_LPCR_MODE_MONOCHROME	(0x00000000)#define LCDC_LPCR_MODE_CSTN		(0x40000000)#define LCDC_LPCR_MODE_TFT		(0xC0000000)#define LCDC_LPCR_PBSIZ_1		(0x00000000)#define LCDC_LPCR_PBSIZ_2		(0x10000000)#define LCDC_LPCR_PBSIZ_4		(0x20000000)#define LCDC_LPCR_PBSIZ_8		(0x30000000)#define LCDC_LPCR_BPIX_1bpp		(0x00000000)#define LCDC_LPCR_BPIX_2bpp		(0x02000000)#define LCDC_LPCR_BPIX_4bpp		(0x04000000)#define LCDC_LPCR_BPIX_8bpp		(0x06000000)#define LCDC_LPCR_BPIX_12bpp		(0x08000000)#define LCDC_LPCR_BPIX_16bpp		(0x0A000000)#define LCDC_LPCR_BPIX_18bpp		(0x0C000000)#define LCDC_LPCR_PANEL_TYPE(x)		(((x)&0x00000003)<<30)/* Bit definitions and macros for LCDC_LHCR */#define LCDC_LHCR_H_WAIT_2(x)		(((x)&0x000000FF)<<0)#define LCDC_LHCR_H_WAIT_1(x)		(((x)&0x000000FF)<<8)#define LCDC_LHCR_H_WIDTH(x)		(((x)&0x0000003F)<<26)/* Bit definitions and macros for LCDC_LVCR */#define LCDC_LVCR_V_WAIT_2(x)		(((x)&0x000000FF)<<0)#define LCDC_LVCR_V_WAIT_1(x)		(((x)&0x000000FF)<<8)#define LCDC_LVCR_V_WIDTH(x)		(((x)&0x0000003F)<<26)/* Bit definitions and macros for LCDC_LPOR */#define LCDC_LPOR_POS(x)		(((x)&0x0000001F)<<0)/* Bit definitions and macros for LCDC_LPCCR */#define LCDC_LPCCR_PW(x)		(((x)&0x000000FF)<<0)#define LCDC_LPCCR_CC_EN		(0x00000100)#define LCDC_LPCCR_SCR(x)		(((x)&0x00000003)<<9)#define LCDC_LPCCR_LDMSK		(0x00008000)#define LCDC_LPCCR_CLS_HI_WIDTH(x)	(((x)&0x000001FF)<<16)#define LCDC_LPCCR_SCR_LINEPULSE	(0x00000000)#define LCDC_LPCCR_SCR_PIXELCLK		(0x00002000)#define LCDC_LPCCR_SCR_LCDCLOCK		(0x00004000)/* Bit definitions and macros for LCDC_LDCR */#define LCDC_LDCR_TM(x)			(((x)&0x0000001F)<<0)#define LCDC_LDCR_HM(x)			(((x)&0x0000001F)<<16)#define LCDC_LDCR_BURST			(0x80000000)/* Bit definitions and macros for LCDC_LRMCR */#define LCDC_LRMCR_SEL_REF		(0x00000001)/* Bit definitions and macros for LCDC_LICR */#define LCDC_LICR_INTCON		(0x00000001)#define LCDC_LICR_INTSYN		(0x00000004)#define LCDC_LICR_GW_INT_CON		(0x00000010)/* Bit definitions and macros for LCDC_LIER */#define LCDC_LIER_BOF_EN		(0x00000001)#define LCDC_LIER_EOF_EN		(0x00000002)#define LCDC_LIER_ERR_RES_EN		(0x00000004)#define LCDC_LIER_UDR_ERR_EN		(0x00000008)#define LCDC_LIER_GW_BOF_EN		(0x00000010)#define LCDC_LIER_GW_EOF_EN		(0x00000020)#define LCDC_LIER_GW_ERR_RES_EN		(0x00000040)#define LCDC_LIER_GW_UDR_ERR_EN		(0x00000080)/* Bit definitions and macros for LCDC_LISR */#define LCDC_LISR_BOF			(0x00000001)#define LCDC_LISR_EOF			(0x00000002)#define LCDC_LISR_ERR_RES		(0x00000004)#define LCDC_LISR_UDR_ERR		(0x00000008)#define LCDC_LISR_GW_BOF		(0x00000010)#define LCDC_LISR_GW_EOF		(0x00000020)#define LCDC_LISR_GW_ERR_RES		(0x00000040)#define LCDC_LISR_GW_UDR_ERR		(0x00000080)/* Bit definitions and macros for LCDC_LGWSAR */#define LCDC_LGWSAR_GWSA(x)		(((x)&0x3FFFFFFF)<<2)/* Bit definitions and macros for LCDC_LGWSR */#define LCDC_LGWSR_GWH(x)		(((x)&0x000003FF)<<0)#define LCDC_LGWSR_GWW(x)		(((x)&0x0000003F)<<20)/* Bit definitions and macros for LCDC_LGWVPWR */#define LCDC_LGWVPWR_GWVPW(x)		(((x)&0x000003FF)<<0)/* Bit definitions and macros for LCDC_LGWPOR */#define LCDC_LGWPOR_GWPO(x)		(((x)&0x0000001F)<<0)/* Bit definitions and macros for LCDC_LGWPR */#define LCDC_LGWPR_GWYP(x)		(((x)&0x000003FF)<<0)#define LCDC_LGWPR_GWXP(x)		(((x)&0x000003FF)<<16)/* Bit definitions and macros for LCDC_LGWCR */#define LCDC_LGWCR_GWCKB(x)		(((x)&0x0000003F)<<0)#define LCDC_LGWCR_GWCKG(x)		(((x)&0x0000003F)<<6)#define LCDC_LGWCR_GWCKR(x)		(((x)&0x0000003F)<<12)#define LCDC_LGWCR_GW_RVS		(0x00200000)#define LCDC_LGWCR_GWE			(0x00400000)#define LCDC_LGWCR_GWCKE		(0x00800000)#define LCDC_LGWCR_GWAV(x)		(((x)&0x000000FF)<<24)/* Bit definitions and macros for LCDC_LGWDCR */#define LCDC_LGWDCR_GWTM(x)		(((x)&0x0000001F)<<0)#define LCDC_LGWDCR_GWHM(x)		(((x)&0x0000001F)<<16)#define LCDC_LGWDCR_GWBT		(0x80000000)/********************************************************************** SDRAM Controller (SDRAMC)*********************************************************************//* Bit definitions and macros for SDRAMC_SDMR */#define SDRAMC_SDMR_BNKAD_LEMR		(0x40000000)#define SDRAMC_SDMR_BNKAD_LMR		(0x00000000)#define SDRAMC_SDMR_AD(x)		(((x)&0x00000FFF)<<18)#define SDRAMC_SDMR_CMD			(0x00010000)/* Bit definitions and macros for SDRAMC_SDCR */#define SDRAMC_SDCR_MODE_EN		(0x80000000)#define SDRAMC_SDCR_CKE			(0x40000000)#define SDRAMC_SDCR_DDR			(0x20000000)#define SDRAMC_SDCR_REF			(0x10000000)#define SDRAMC_SDCR_MUX(x)		(((x)&0x00000003)<<24)#define SDRAMC_SDCR_OE_RULE		(0x00400000)#define SDRAMC_SDCR_RCNT(x)		(((x)&0x0000003F)<<16)#define SDRAMC_SDCR_PS_32		(0x00000000)#define SDRAMC_SDCR_PS_16		(0x00002000)#define SDRAMC_SDCR_DQS_OE(x)		(((x)&0x0000000F)<<8)#define SDRAMC_SDCR_IREF		(0x00000004)#define SDRAMC_SDCR_IPALL		(0x00000002)/* Bit definitions and macros for SDRAMC_SDCFG1 */#define SDRAMC_SDCFG1_SRD2RW(x)		(((x)&0x0000000F)<<28)#define SDRAMC_SDCFG1_SWT2RD(x)		(((x)&0x00000007)<<24)#define SDRAMC_SDCFG1_RDLAT(x)		(((x)&0x0000000F)<<20)#define SDRAMC_SDCFG1_ACT2RW(x)		(((x)&0x00000007)<<16)#define SDRAMC_SDCFG1_PRE2ACT(x)	(((x)&0x00000007)<<12)#define SDRAMC_SDCFG1_REF2ACT(x)	(((x)&0x0000000F)<<8)#define SDRAMC_SDCFG1_WTLAT(x)		(((x)&0x00000007)<<4)/* Bit definitions and macros for SDRAMC_SDCFG2 */#define SDRAMC_SDCFG2_BRD2PRE(x)	(((x)&0x0000000F)<<28)#define SDRAMC_SDCFG2_BWT2RW(x)		(((x)&0x0000000F)<<24)#define SDRAMC_SDCFG2_BRD2WT(x)		(((x)&0x0000000F)<<20)#define SDRAMC_SDCFG2_BL(x)		(((x)&0x0000000F)<<16)/* Bit definitions and macros for SDRAMC_SDDS */#define SDRAMC_SDDS_SB_E(x)		(((x)&0x00000003)<<8)#define SDRAMC_SDDS_SB_C(x)		(((x)&0x00000003)<<6)#define SDRAMC_SDDS_SB_A(x)		(((x)&0x00000003)<<4)#define SDRAMC_SDDS_SB_S(x)		(((x)&0x00000003)<<2)#define SDRAMC_SDDS_SB_D(x)		((x)&0x00000003)/* Bit definitions and macros for SDRAMC_SDCS */#define SDRAMC_SDCS_BASE(x)		(((x)&0x00000FFF)<<20)#define SDRAMC_SDCS_CSSZ(x)		((x)&0x0000001F)#define SDRAMC_SDCS_CSSZ_4GBYTE		(0x0000001F)#define SDRAMC_SDCS_CSSZ_2GBYTE		(0x0000001E)#define SDRAMC_SDCS_CSSZ_1GBYTE		(0x0000001D)#define SDRAMC_SDCS_CSSZ_512MBYTE	(0x0000001C)#define SDRAMC_SDCS_CSSZ_256MBYTE	(0x0000001B)#define SDRAMC_SDCS_CSSZ_128MBYTE	(0x0000001A)#define SDRAMC_SDCS_CSSZ_64MBYTE	(0x00000019)#define SDRAMC_SDCS_CSSZ_32MBYTE	(0x00000018)#define SDRAMC_SDCS_CSSZ_16MBYTE	(0x00000017)#define SDRAMC_SDCS_CSSZ_8MBYTE		(0x00000016)#define SDRAMC_SDCS_CSSZ_4MBYTE		(0x00000015)#define SDRAMC_SDCS_CSSZ_2MBYTE		(0x00000014)#define SDRAMC_SDCS_CSSZ_1MBYTE		(0x00000013)#define SDRAMC_SDCS_CSSZ_DIABLE		(0x00000000)/********************************************************************** Synchronous Serial Interface (SSI)*********************************************************************//* Bit definitions and macros for SSI_CR */#define SSI_CR_CIS			(0x00000200)#define SSI_CR_TCH			(0x00000100)#define SSI_CR_MCE			(0x00000080)#define SSI_CR_I2S_SLAVE		(0x00000040)#define SSI_CR_I2S_MASTER		(0x00000020)#define SSI_CR_I2S_NORMAL		(0x00000000)#define SSI_CR_SYN			(0x00000010)#define SSI_CR_NET			(0x00000008)#define SSI_CR_RE			(0x00000004)#define SSI_CR_TE			(0x00000002)#define SSI_CR_SSI_EN			(0x00000001)/* Bit definitions and macros for SSI_ISR */#define SSI_ISR_CMDAU			(0x00040000)#define SSI_ISR_CMDDU			(0x00020000)#define SSI_ISR_RXT			(0x00010000)#define SSI_ISR_RDR1			(0x00008000)#define SSI_ISR_RDR0			(0x00004000)#define SSI_ISR_TDE1			(0x00002000)#define SSI_ISR_TDE0			(0x00001000)#define SSI_ISR_ROE1			(0x00000800)#define SSI_ISR_ROE0			(0x00000400)#define SSI_ISR_TUE1			(0x00000200)#define SSI_ISR_TUE0			(0x00000100)#define SSI_ISR_TFS			(0x00000080)#define SSI_ISR_RFS			(0x00000040)#define SSI_ISR_TLS			(0x00000020)#define SSI_ISR_RLS			(0x00000010)#define SSI_ISR_RFF1			(0x00000008)#define SSI_ISR_RFF0			(0x00000004)#define SSI_ISR_TFE1			(0x00000002)#define SSI_ISR_TFE0			(0x00000001)/* Bit definitions and macros for SSI_IER */#define SSI_IER_RDMAE			(0x00400000)#define SSI_IER_RIE			(0x00200000)#define SSI_IER_TDMAE			(0x00100000)#define SSI_IER_TIE			(0x00080000)#define SSI_IER_CMDAU			(0x00040000)#define SSI_IER_CMDU			(0x00020000)#define SSI_IER_RXT			(0x00010000)#define SSI_IER_RDR1			(0x00008000)#define SSI_IER_RDR0			(0x00004000)#define SSI_IER_TDE1			(0x00002000)#define SSI_IER_TDE0			(0x00001000)#define SSI_IER_ROE1			(0x00000800)#define SSI_IER_ROE0			(0x00000400)#define SSI_IER_TUE1			(0x00000200)#define SSI_IER_TUE0			(0x00000100)#define SSI_IER_TFS			(0x00000080)#define SSI_IER_RFS			(0x00000040)#define SSI_IER_TLS			(0x00000020)#define SSI_IER_RLS			(0x00000010)#define SSI_IER_RFF1			(0x00000008)#define SSI_IER_RFF0			(0x00000004)#define SSI_IER_TFE1			(0x00000002)#define SSI_IER_TFE0			(0x00000001)/* Bit definitions and macros for SSI_TCR */#define SSI_TCR_TXBIT0			(0x00000200)#define SSI_TCR_TFEN1			(0x00000100)#define SSI_TCR_TFEN0			(0x00000080)#define SSI_TCR_TFDIR			(0x00000040)#define SSI_TCR_TXDIR			(0x00000020)#define SSI_TCR_TSHFD			(0x00000010)#define SSI_TCR_TSCKP			(0x00000008)#define SSI_TCR_TFSI			(0x00000004)#define SSI_TCR_TFSL			(0x00000002)#define SSI_TCR_TEFS			(0x00000001)/* Bit definitions and macros for SSI_RCR */#define SSI_RCR_RXEXT			(0x00000400)#define SSI_RCR_RXBIT0			(0x00000200)#define SSI_RCR_RFEN1			(0x00000100)#define SSI_RCR_RFEN0			(0x00000080)#define SSI_RCR_RSHFD			(0x00000010)#define SSI_RCR_RSCKP			(0x00000008)#define SSI_RCR_RFSI			(0x00000004)#define SSI_RCR_RFSL			(0x00000002)#define SSI_RCR_REFS			(0x00000001)/* Bit definitions and macros for SSI_CCR */#define SSI_CCR_DIV2			(0x00040000)#define SSI_CCR_PSR			(0x00020000)#define SSI_CCR_WL(x)			(((x)&0x0000000F)<<13)#define SSI_CCR_DC(x)			(((x)&0x0000001F)<<8)#define SSI_CCR_PM(x)			((x)&0x000000FF)/* Bit definitions and macros for SSI_FCSR */#define SSI_FCSR_RFCNT1(x)		(((x)&0x0000000F)<<28)#define SSI_FCSR_TFCNT1(x)		(((x)&0x0000000F)<<24)#define SSI_FCSR_RFWM1(x)		(((x)&0x0000000F)<<20)#define SSI_FCSR_TFWM1(x)		(((x)&0x0000000F)<<16)#define SSI_FCSR_RFCNT0(x)		(((x)&0x0000000F)<<12)#define SSI_FCSR_TFCNT0(x)		(((x)&0x0000000F)<<8)#define SSI_FCSR_RFWM0(x)		(((x)&0x0000000F)<<4)#define SSI_FCSR_TFWM0(x)		((x)&0x0000000F)/* Bit definitions and macros for SSI_ACR */#define SSI_ACR_FRDIV(x)		(((x)&0x0000003F)<<5)#define SSI_ACR_WR			(0x00000010)#define SSI_ACR_RD			(0x00000008)#define SSI_ACR_TIF			(0x00000004)#define SSI_ACR_FV			(0x00000002)#define SSI_ACR_AC97EN			(0x00000001)/* Bit definitions and macros for SSI_ACADD */#define SSI_ACADD_SSI_ACADD(x)		((x)&0x0007FFFF)/* Bit definitions and macros for SSI_ACDAT */#define SSI_ACDAT_SSI_ACDAT(x)		((x)&0x0007FFFF)/* Bit definitions and macros for SSI_ATAG */#define SSI_ATAG_DDI_ATAG(x)		((x)&0x0000FFFF)/********************************************************************** Phase Locked Loop (PLL)*********************************************************************//* Bit definitions and macros for PLL_PODR */#define PLL_PODR_CPUDIV(x)		(((x)&0x0F)<<4)#define PLL_PODR_BUSDIV(x)		((x)&0x0F)/* Bit definitions and macros for PLL_PLLCR */#define PLL_PLLCR_DITHEN		(0x80)#define PLL_PLLCR_DITHDEV(x)		((x)&0x07)#endif				/* mcf5329_h */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品一二三区| 免费一级片91| 日韩午夜电影av| 成人午夜免费av| 日韩电影在线观看网站| 亚洲欧美综合色| 欧美变态凌虐bdsm| 欧美性猛片aaaaaaa做受| 国产福利91精品一区| 午夜精品久久久久久久99水蜜桃| 国产精品网站在线| 久久久久国产精品免费免费搜索 | 色综合天天综合色综合av| 免费看日韩a级影片| 亚洲精品一卡二卡| 国产精品久久毛片| 国产欧美日韩综合精品一区二区| 欧美一区二区三区在线电影| 色成人在线视频| 成人美女在线观看| 国精产品一区一区三区mba视频 | 日本中文字幕一区二区视频 | 午夜精品久久久久久不卡8050| 中文字幕一区二区三区不卡| 久久精品欧美日韩精品| 日韩三级电影网址| 777久久久精品| 欧美日韩午夜在线| 欧美性色aⅴ视频一区日韩精品| 91在线免费播放| 99视频在线精品| av中文一区二区三区| 风流少妇一区二区| 成人免费电影视频| 不卡av在线免费观看| 国产成人亚洲综合a∨婷婷图片| 久久精品久久久精品美女| 婷婷亚洲久悠悠色悠在线播放| 亚洲国产美国国产综合一区二区| 亚洲综合成人在线| 国产一区二区免费在线| 婷婷六月综合网| 亚洲成a人片综合在线| 亚洲.国产.中文慕字在线| 亚洲mv在线观看| 视频一区免费在线观看| 免费成人美女在线观看.| 蜜臀av一区二区| 国产在线精品一区二区| 精品一区二区三区日韩| 国产一区日韩二区欧美三区| 国产成人精品影视| 26uuu色噜噜精品一区二区| 日韩欧美高清在线| 精品国产乱码久久久久久老虎| 精品国产成人在线影院| 国产日本欧洲亚洲| 一区二区三区中文字幕电影| 亚洲高清中文字幕| 奇米四色…亚洲| 国产一区二区在线观看视频| 成人丝袜18视频在线观看| 91久久免费观看| 欧美日韩精品电影| 久久这里只有精品6| 国产精品久久久久久妇女6080| 一区二区三区不卡视频| 日产国产欧美视频一区精品| 国产一区二区在线视频| 91碰在线视频| 欧美日韩一二区| 久久你懂得1024| 亚洲免费av高清| 捆绑紧缚一区二区三区视频| 高清不卡在线观看| 欧美系列亚洲系列| 2019国产精品| 亚洲主播在线播放| 韩国中文字幕2020精品| 91亚洲精品久久久蜜桃网站| 欧美精品视频www在线观看 | 亚洲bt欧美bt精品| 国产乱子伦一区二区三区国色天香| 成人国产精品免费观看| 91精品国产综合久久香蕉麻豆| 久久久精品中文字幕麻豆发布| 亚洲在线视频网站| 国产精品伊人色| 欧美日韩另类一区| 国产欧美一二三区| 日本一不卡视频| 色哟哟一区二区在线观看| 日韩女优电影在线观看| 亚洲日本青草视频在线怡红院| 久久99在线观看| 欧美性高清videossexo| 国产清纯美女被跳蛋高潮一区二区久久w | 成人av免费观看| 91精品国产免费| 亚洲日本护士毛茸茸| 国产一区二区h| 欧美日韩精品欧美日韩精品一综合| 久久影院午夜论| 亚洲国产精品久久艾草纯爱| 成人动漫精品一区二区| 精品剧情v国产在线观看在线| 亚洲最新视频在线播放| 成人激情午夜影院| 精品国产乱码久久| 五月天激情综合网| 亚洲国产精品成人综合| 精品一区二区在线播放| 欧美久久久久中文字幕| 一区二区三区四区视频精品免费 | 欧美在线观看一区二区| 欧美高清一级片在线观看| 精品在线观看免费| 日韩欧美国产一区在线观看| 亚洲电影在线播放| 在线欧美日韩国产| 亚洲激情第一区| 99re这里都是精品| 中文字幕一区二区三区精华液| 国产91丝袜在线18| 国产夜色精品一区二区av| 久久国产精品72免费观看| 欧美裸体一区二区三区| 亚洲123区在线观看| 欧美日韩国产小视频| 亚洲国产日韩综合久久精品| 一本色道久久加勒比精品| 1区2区3区欧美| 99re热这里只有精品视频| 中文字幕在线不卡| 91天堂素人约啪| 中文字幕亚洲一区二区va在线| 丁香婷婷深情五月亚洲| 中文在线一区二区| 99re视频这里只有精品| 一区二区三区在线视频播放| 在线观看日产精品| 午夜国产不卡在线观看视频| 91麻豆精品久久久久蜜臀| 丝袜美腿亚洲色图| 日韩久久久精品| 国产美女在线观看一区| 国产亚洲欧美在线| www.视频一区| 亚洲欧美日韩在线播放| 在线观看91视频| 日韩av一区二区三区| 日韩精品一区二| 国产精品自拍三区| 中文字幕一区二区三区在线不卡 | 99久久久国产精品免费蜜臀| 亚洲精品国产一区二区精华液| 日本道在线观看一区二区| 婷婷成人激情在线网| 精品国产乱码久久久久久图片| 国产伦精品一区二区三区视频青涩 | ...xxx性欧美| 欧美在线免费观看视频| 丝袜美腿亚洲色图| 国产午夜精品久久久久久免费视| 成人av网站免费观看| 亚洲一区av在线| 欧美不卡视频一区| av亚洲产国偷v产偷v自拍| 亚洲影视在线播放| 精品国产乱码久久久久久闺蜜| 成人午夜电影久久影院| 亚洲一区国产视频| 26uuu国产日韩综合| 91麻豆.com| 秋霞av亚洲一区二区三| 国产日韩av一区二区| 欧美三片在线视频观看| 国产精品一区二区三区四区| 亚洲最色的网站| 26uuu另类欧美| 欧美性xxxxxx少妇| 国产一区二区三区久久悠悠色av| 亚洲欧美另类久久久精品| 91精品在线一区二区| 成人免费av资源| 日韩精彩视频在线观看| 国产精品欧美久久久久无广告| 欧美精品亚洲二区| 不卡高清视频专区| 蜜臀av一区二区三区| 亚洲激情网站免费观看| 日韩欧美电影一区| 色成年激情久久综合| 国产风韵犹存在线视精品| 午夜久久久影院| 国产精品美女一区二区三区| 7777女厕盗摄久久久| 99re热这里只有精品免费视频| 麻豆国产欧美日韩综合精品二区| 亚洲卡通欧美制服中文|