亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? s3c4510b.h

?? U-boot源碼 ARM7啟動代碼
?? H
字號:
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91视频在线看| 激情五月婷婷综合| 欧美aaa在线| 成人短视频下载| 亚洲综合丝袜美腿| 国产丝袜欧美中文另类| 亚洲成人精品影院| 亚洲一区二区成人在线观看| 天天影视涩香欲综合网| 成人免费va视频| 精品国产一区二区三区av性色| 亚洲免费在线看| 韩国女主播一区二区三区| 欧美性生活一区| 日韩理论片在线| 夫妻av一区二区| 久久综合资源网| 美女视频黄a大片欧美| 欧美这里有精品| 亚洲欧美日韩国产中文在线| 国产成人av电影在线播放| 2021中文字幕一区亚洲| 日本不卡一区二区三区| 欧美日韩国产小视频在线观看| 国产欧美一区二区三区在线看蜜臀| 舔着乳尖日韩一区| 日韩电影在线观看网站| 国产成人精品亚洲日本在线桃色| 欧美一区午夜视频在线观看| 午夜视频久久久久久| 欧美色图一区二区三区| 伊人色综合久久天天人手人婷| 99riav久久精品riav| 国产精品国产三级国产a| 成人app网站| 中文字幕在线播放不卡一区| 大桥未久av一区二区三区中文| 精品国产一区二区三区不卡| 日本不卡视频在线| 56国语精品自产拍在线观看| 日韩高清在线一区| 日韩三级视频中文字幕| 美美哒免费高清在线观看视频一区二区| 欧美一级片在线| 久久精品国产77777蜜臀| 国产精品国产三级国产普通话三级| 亚洲一区在线免费观看| 国产精品自在在线| 在线亚洲欧美专区二区| 亚洲一区二区欧美日韩| 欧美日韩专区在线| 日韩精品每日更新| 久久久久久久久久久久久久久99 | 日韩欧美黄色影院| 黄色日韩网站视频| 国产精品久久久久久久久晋中 | 国产成人高清在线| 亚洲色欲色欲www在线观看| 色老汉一区二区三区| 美女在线视频一区| 久久99久国产精品黄毛片色诱| 懂色中文一区二区在线播放| 黄色小说综合网站| 国产精品久久夜| 欧美高清视频www夜色资源网| 九九热在线视频观看这里只有精品| 久久亚洲一区二区三区四区| 91蜜桃免费观看视频| 日韩电影在线一区二区| 欧美韩国日本不卡| 欧美另类一区二区三区| 国产1区2区3区精品美女| 亚洲国产综合在线| 国产无遮挡一区二区三区毛片日本| 97精品视频在线观看自产线路二| 日日摸夜夜添夜夜添国产精品| 国产亚洲精品aa| 欧美精品一二三| a美女胸又www黄视频久久| 免费欧美日韩国产三级电影| 亚洲日本在线视频观看| 久久久久免费观看| 91.xcao| 国产成人免费视频精品含羞草妖精| 亚洲成人自拍一区| 国产精品久久久久久久久搜平片| 日韩一卡二卡三卡| 欧美在线视频全部完| 欧美在线小视频| 91丨九色丨国产丨porny| 国产一区二区三区在线看麻豆| 亚洲国产精品天堂| 伊人色综合久久天天人手人婷| 国产亚洲污的网站| 精品少妇一区二区三区视频免付费 | 国内精品久久久久影院一蜜桃| 亚洲一区二区三区在线看| 国产精品视频免费| 亚洲国产成人午夜在线一区| 精品久久一区二区三区| 337p亚洲精品色噜噜噜| 欧美在线综合视频| 欧美三片在线视频观看| 99视频在线精品| 91蜜桃在线免费视频| 国产精品免费丝袜| 国产不卡在线一区| 美美哒免费高清在线观看视频一区二区| 亚洲精品免费看| 伊人夜夜躁av伊人久久| 国产精品不卡一区| 亚洲天堂免费看| 国产精品视频一二三| 欧美国产乱子伦| 中文字幕一区二区三区四区| 国产精品素人视频| 中文字幕欧美三区| 国产精品福利一区二区| 中文字幕精品三区| 亚洲欧洲av一区二区三区久久| 亚洲国产高清在线| 国产精品国产自产拍高清av| 日韩国产欧美在线播放| 日韩高清一区二区| 另类欧美日韩国产在线| 国内成人自拍视频| 国产·精品毛片| 色琪琪一区二区三区亚洲区| bt欧美亚洲午夜电影天堂| 国产成人免费高清| 国产婷婷色一区二区三区 | 丝袜美腿成人在线| 免费高清在线视频一区·| 日本91福利区| 国产精品888| 色av一区二区| 88在线观看91蜜桃国自产| 日韩一级大片在线观看| 中文字幕 久热精品 视频在线| 亚洲乱码一区二区三区在线观看| 亚洲国产成人91porn| 久久爱另类一区二区小说| 成人免费观看av| 欧美性受极品xxxx喷水| 欧美成人三级电影在线| 中文字幕欧美激情| 亚洲第一搞黄网站| 国产成人午夜精品影院观看视频 | 亚洲人成网站精品片在线观看 | 欧美丰满美乳xxx高潮www| 精品久久久久久久久久久院品网| 国产精品视频一二三区| 日韩电影在线观看电影| 日韩专区欧美专区| 国产日产亚洲精品系列| 久久久久久综合| 亚洲国产精品久久久男人的天堂 | 亚洲在线视频一区| 91国产丝袜在线播放| 日韩亚洲欧美在线| 亚洲天堂福利av| 精品一区二区免费视频| 一本大道av伊人久久综合| xnxx国产精品| 午夜精品爽啪视频| 99视频国产精品| 337p日本欧洲亚洲大胆色噜噜| 亚洲一区二区偷拍精品| 国产成人午夜精品5599| 欧美一级艳片视频免费观看| 亚洲卡通动漫在线| 国产尤物一区二区在线| 欧美日本乱大交xxxxx| 国产精品美女久久久久av爽李琼 | 美女视频黄免费的久久 | 91毛片在线观看| 久久综合久久久久88| 亚洲一区二区三区在线看| 国产iv一区二区三区| 欧美不卡123| 日本v片在线高清不卡在线观看| 91香蕉视频在线| 国产精品亲子伦对白| 国产麻豆精品在线观看| 欧美变态tickle挠乳网站| 日韩中文字幕不卡| 欧美日韩高清影院| 亚洲综合丁香婷婷六月香| 91小视频在线| 亚洲少妇30p| 在线视频一区二区三| 亚洲日本丝袜连裤袜办公室| 成人精品电影在线观看| 国产拍欧美日韩视频二区| 国产乱人伦偷精品视频免下载 | 日韩一区二区三区视频| 日韩电影在线观看网站| 日韩三级伦理片妻子的秘密按摩| 天天免费综合色| 日韩一卡二卡三卡|