亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? system_xst.srp

?? 基于FPGA的防火墻系統(tǒng)設(shè)計(jì).rar
?? SRP
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
#      RAMB16_S2_S2                : 32# Shift Registers                  : 64#      SRL16                       : 45#      SRL16E                      : 19# Clock Buffers                    : 1#      BUFG                        : 1# IO Buffers                       : 17#      IOBUF                       : 17# DCMs                             : 1#      DCM                         : 1# Others                           : 1#      PPC405                      : 1=========================================================================PACKER Warning: Lut plb_bram_if_cntlr_1/I_PLB_IPIF/I_SLAVE_ATTACHMENT/Addr_cntr_load_en1 driving carry plb_bram_if_cntlr_1/I_PLB_IPIF/I_SLAVE_ATTACHMENT/GEN_SLOW_MODE_BURSTXFER.I_ADDRESS_COUNTER/I_FLEX_ADDR_CNTR/I_MUXCY can not be packed with the carry due to conflict with the common signal requirement between the LUT inputs and the Carry DI/MAND pins. This would result in an extra LUT for a feedthrough.Device utilization summary:---------------------------Selected Device : 2vp30ff896-7  Number of Slices:                    1622  out of  13696    11%   Number of Slice Flip Flops:          1554  out of  27392     5%   Number of 4 input LUTs:              2153  out of  27392     7%      Number used as logic:             1869    Number used as Shift registers:     64    Number used as RAMs:               220 Number of IOs:                         72 Number of bonded IOBs:                 17  out of    556     3%   Number of BRAMs:                       32  out of    136    23%   Number of GCLKs:                        1  out of     16     6%   Number of PPC405s:                      1  out of      2    50%   Number of DCMs:                         1  out of      8    12%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------------------------------------------------------+-------+Clock Signal                       | Clock buffer(FF name)                                                  | Load  |-----------------------------------+------------------------------------------------------------------------+-------+sys_clk_pin                        | dcm_0/Using_Virtex.DCM_INST:CLK0                                       | 1761  |fpga_0_net_gnd_1_pin               | NONE(plb_bram_if_cntlr_1_bram/plb_bram_if_cntlr_1_bram/ramb16_s2_s2_31)| 32    |-----------------------------------+------------------------------------------------------------------------+-------+INFO:Xst:2169 - HDL ADVISOR - Some clock signals were not automatically buffered by XST with BUFG/BUFR resources. Please use the buffer_type constraint in order to insert these buffers to the clock signals to help prevent skew problems.Asynchronous Control Signals Information:------------------------------------------------------------------------------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------------+-------+Control Signal                                                                                                            | Buffer(FF name)                                                                               | Load  |--------------------------------------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------------+-------+rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/reset_RX_FIFO(rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/reset_RX_FIFO:Q)| NONE(rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/OPB_UARTLITE_RX_I/SRL_FIFO_I/data_Exists_I)| 1     |rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/reset_TX_FIFO(rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/reset_TX_FIFO:Q)| NONE(rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/OPB_UARTLITE_TX_I/SRL_FIFO_I/data_Exists_I)| 1     |opb/OPB_Rst(opb/opb/POR_FF_I:Q)                                                                                           | NONE(rs232_uart_1/rs232_uart_1/OPB_UARTLITE_Core_I/enable_interrupts)                         | 36    |myfirewall_0/myfirewall_0/USER_LOGIC_I/sys_rst_in_inv(myfirewall_0/myfirewall_0/USER_LOGIC_I/sys_rst_in_inv1_INV_0:O)     | NONE(myfirewall_0/myfirewall_0/USER_LOGIC_I/slv_reg3_15)                                      | 44    |plb2opb/plb2opb/OPBside_reset_Read_inprog_negedge_regd(plb2opb/plb2opb/I_OPBside_reset_Read_inprog_negedge_regd:O)        | NONE(plb2opb/plb2opb/I_Read_inprog_negedge_Reg)                                               | 1     |plb2opb/BGO_dcrDBus<31>(plb2opb/XST_GND:G)                                                                                | NONE(plb2opb/plb2opb/I_Read_inprog_negedge_Reg)                                               | 4     |plb2opb/plb2opb/PLBside_reset_OPB_retry_onRd(plb2opb/plb2opb/I_B_side_Reg_CLR:O)                                          | NONE(plb2opb/plb2opb/I_A_side_Reg)                                                            | 1     |plb2opb/plb2opb/PLBside_reset_OPB_timeout_onRd(plb2opb/plb2opb/I_OPB_timeout_side_Reg_CLR:O)                              | NONE(plb2opb/plb2opb/I_OPB_timeout_Reg)                                                       | 1     |plb2opb/plb2opb/PLB_abort_regd_clear(plb2opb/plb2opb/I_PLB_abort_regd_clear:O)                                            | NONE(plb2opb/plb2opb/I_PLB_abort_Reg)                                                         | 1     |--------------------------------------------------------------------------------------------------------------------------+-----------------------------------------------------------------------------------------------+-------+Timing Summary:---------------Speed Grade: -7   Minimum period: 6.924ns (Maximum Frequency: 144.419MHz)   Minimum input arrival time before clock: 1.418ns   Maximum output required time after clock: 3.830ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default period analysis for Clock 'sys_clk_pin'  Clock period: 6.924ns (frequency: 144.419MHz)  Total number of paths / destination ports: 47631 / 5054-------------------------------------------------------------------------Delay:               6.924ns (Levels of Logic = 9)  Source:            plb/plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/PAValid (FF)  Destination:       plb/plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/Cnt_on_plb2opb_rearb_2 (FF)  Source Clock:      sys_clk_pin rising  Destination Clock: sys_clk_pin rising  Data Path: plb/plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/PAValid to plb/plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/Cnt_on_plb2opb_rearb_2                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDR:C->Q             13   0.370   0.658  plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/PAValid (PLB_PAValid)     end scope: 'plb'     begin scope: 'plb2opb'     LUT3:I0->O           13   0.275   0.540  plb2opb/PLB_PAValid_int1 (plb2opb/PLB_PAValid_int)     LUT4:I2->O            2   0.275   0.476  plb2opb/PLB_IF_I/BGO_rearbitrate_i1 (plb2opb/BGO_rearbitrate_int)     LUT3:I1->O            8   0.275   0.614  plb2opb/BGO_rearbitrate1 (BGO_rearbitrate)     end scope: 'plb2opb'     begin scope: 'plb'     LUT2:I0->O            2   0.275   0.514  plb/I_PLB_SLAVE_ORS/REARB_OR/_or00001 (PLB_Srearbitrate)     LUT4:I0->O            1   0.275   0.468  plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/Set_Cnt_on_plb2opb_rearb_en_SW0_SW0 (N587)     LUT4:I0->O            5   0.275   0.446  plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/Set_Cnt_on_plb2opb_rearb_en (plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/Set_Cnt_on_plb2opb_rearb_en)     LUT4:I2->O            2   0.275   0.378  plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/_or0000 (plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/_or0000)     FDRS:R                    0.536          plb/I_PLB_ARBITER_LOGIC/I_ARBCONTROL_SM/Cnt_on_plb2opb_rearb_2    ----------------------------------------    Total                      6.924ns (2.831ns logic, 4.093ns route)                                       (40.9% logic, 59.1% route)=========================================================================Timing constraint: Default OFFSET IN BEFORE for Clock 'sys_clk_pin'  Total number of paths / destination ports: 31 / 31-------------------------------------------------------------------------Offset:              1.418ns (Levels of Logic = 2)  Source:            fpga_0_DIPSWs_4Bit_GPIO_IO_pin<3> (PAD)  Destination:       dipsws_4bit/dipsws_4bit/gpio_core_1/gpio_Data_In_3 (FF)  Destination Clock: sys_clk_pin rising  Data Path: fpga_0_DIPSWs_4Bit_GPIO_IO_pin<3> to dipsws_4bit/dipsws_4bit/gpio_core_1/gpio_Data_In_3                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IOBUF:IO->O           1   0.878   0.331  iobuf_7 (fpga_0_DIPSWs_4Bit_GPIO_IO_I<3>)     begin scope: 'dipsws_4bit'     FD:D                      0.208          dipsws_4bit/gpio_core_1/gpio_Data_In_3    ----------------------------------------    Total                      1.418ns (1.086ns logic, 0.331ns route)                                       (76.6% logic, 23.4% route)=========================================================================Timing constraint: Default OFFSET OUT AFTER for Clock 'sys_clk_pin'  Total number of paths / destination ports: 41 / 37-------------------------------------------------------------------------Offset:              3.830ns (Levels of Logic = 4)  Source:            ps2_ports/ps2_ports/ps2_I1/ps2_sie_I/Clkpd (FF)  Destination:       fpga_0_PS2_Ports_IO_ADAPTER_ps2_mouse_clk_pin (PAD)  Source Clock:      sys_clk_pin rising  Data Path: ps2_ports/ps2_ports/ps2_I1/ps2_sie_I/Clkpd to fpga_0_PS2_Ports_IO_ADAPTER_ps2_mouse_clk_pin                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FDR:C->Q              1   0.370   0.332  ps2_ports/ps2_I1/ps2_sie_I/Clkpd (Clkpd1)     end scope: 'ps2_ports'     begin scope: 'ps2_ports_io_adapter'     INV:I->O              1   0.275   0.332  ps2_ports_io_adapter/ps2_mouse_clk_T1_INV_0 (ps2_mouse_clk_T)     end scope: 'ps2_ports_io_adapter'     IOBUF:T->IO               2.522          iobuf_13 (fpga_0_PS2_Ports_IO_ADAPTER_ps2_mouse_clk_pin)    ----------------------------------------    Total                      3.830ns (3.167ns logic, 0.663ns route)                                       (82.7% logic, 17.3% route)=========================================================================CPU : 806.75 / 807.83 s | Elapsed : 806.00 / 807.00 s --> Total memory usage is 200768 kilobytesNumber of errors   :    0 (   0 filtered)Number of warnings :    0 (   0 filtered)Number of infos    :   11 (   0 filtered)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本一区二区三区国色天香| 亚洲嫩草精品久久| 亚洲欧美日韩国产成人精品影院| 午夜精品一区在线观看| 成人精品在线视频观看| 日韩一区二区精品| 一区二区三区高清不卡| 国产成人福利片| 日韩欧美123| 午夜精品福利一区二区三区蜜桃| 国产精品 日产精品 欧美精品| 欧美日韩免费不卡视频一区二区三区| 中文字幕+乱码+中文字幕一区| 捆绑调教一区二区三区| 欧美精品在线一区二区三区| 亚洲欧美日韩在线不卡| 成人av网站在线观看免费| 日韩女优av电影| 丝袜亚洲另类欧美| 欧美系列日韩一区| 亚洲另类在线制服丝袜| 99综合影院在线| 中文字幕一区二区三区乱码在线 | 国产在线精品一区二区三区不卡| 欧美日韩三级在线| 亚洲一区电影777| 91成人免费电影| 亚洲综合色在线| 欧美日韩久久久| 日本成人中文字幕| 欧美一区二区播放| 麻豆freexxxx性91精品| 欧美电影免费观看高清完整版在线观看 | 色婷婷综合视频在线观看| 国产精品久久久久久久浪潮网站 | 欧美猛男gaygay网站| 亚洲二区在线视频| 欧美剧情电影在线观看完整版免费励志电影| 亚洲激情成人在线| 欧美日韩日本视频| 捆绑调教一区二区三区| 久久久久免费观看| www.性欧美| 一区二区三区在线视频播放| 欧美日本在线播放| 久草这里只有精品视频| 久久精品欧美日韩| 91视频在线观看| 亚洲电影在线免费观看| 日韩三级在线观看| 国产原创一区二区三区| 亚洲欧洲av另类| 欧美日韩精品久久久| 奇米色777欧美一区二区| 2023国产精品| 91啪九色porn原创视频在线观看| 亚洲精品乱码久久久久久久久 | 久久影视一区二区| 99久久免费精品| 亚洲国产精品人人做人人爽| 日韩午夜av一区| 不卡的av网站| 日韩黄色在线观看| 国产精品欧美极品| 69堂国产成人免费视频| 国产69精品久久777的优势| 亚洲激情图片小说视频| 日韩欧美综合在线| 99久久免费精品| 亚洲国产va精品久久久不卡综合 | 亚洲啪啪综合av一区二区三区| 在线视频欧美区| 激情欧美一区二区| 亚洲午夜私人影院| 亚洲国产成人私人影院tom| 欧美另类久久久品| 成人动漫视频在线| 精品一区二区三区久久| 一区二区三区不卡视频在线观看| 久久综合久久综合久久综合| 欧美熟乱第一页| 成人小视频免费观看| 日韩电影在线观看网站| 亚洲三级免费观看| 日本一区二区三区视频视频| 欧美一二三区精品| 欧美午夜视频网站| www.欧美.com| 国产mv日韩mv欧美| 激情成人综合网| 日日噜噜夜夜狠狠视频欧美人| 国产精品白丝在线| 久久在线观看免费| 精品噜噜噜噜久久久久久久久试看 | 91丨porny丨最新| 韩国女主播成人在线观看| 亚洲自拍偷拍图区| 自拍偷拍亚洲欧美日韩| 欧美成人一区二区三区在线观看| 91九色最新地址| 91丨九色丨国产丨porny| 国产iv一区二区三区| 国产一区二区三区国产| 九九**精品视频免费播放| 亚洲国产欧美另类丝袜| 亚洲国产日韩一区二区| 中文字幕在线一区免费| 国产精品美女一区二区| 国产精品天天看| 国产精品美女一区二区三区| 国产精品网曝门| 中文字幕视频一区| 日本一区二区高清| 国产精品丝袜久久久久久app| 国产欧美日韩久久| 国产精品久久久久aaaa| 国产精品国产三级国产aⅴ无密码| 精品嫩草影院久久| 久久久国产午夜精品| 欧美激情综合五月色丁香小说| 久久精品亚洲麻豆av一区二区| 久久婷婷久久一区二区三区| 久久综合狠狠综合久久综合88| 久久精品这里都是精品| 国产精品沙发午睡系列990531| 自拍偷拍国产亚洲| 亚洲国产成人精品视频| 婷婷丁香激情综合| 国产综合色在线视频区| 成人午夜看片网址| eeuss鲁片一区二区三区在线观看| 成人av网址在线| 精品污污网站免费看| 日韩一区二区不卡| 国产欧美日韩另类视频免费观看| 亚洲欧洲色图综合| 亚洲成人精品一区| 精品无人区卡一卡二卡三乱码免费卡 | 亚洲欧美日韩精品久久久久| 亚洲国产欧美另类丝袜| 精品亚洲欧美一区| 色偷偷一区二区三区| 日韩欧美三级在线| 亚洲日本在线看| 老司机免费视频一区二区 | 日本一区二区三区四区| 国产精品久久久久久久蜜臀 | 欧美男男青年gay1069videost| 精品国产伦一区二区三区观看方式 | 国产成人8x视频一区二区| 麻豆一区二区三| 色综合天天综合色综合av| 欧美一区三区四区| 国产精品不卡在线观看| 日本亚洲免费观看| 91丝袜呻吟高潮美腿白嫩在线观看| 欧美喷水一区二区| 国产精品乱码人人做人人爱| 亚洲成人av免费| 成人黄色综合网站| 日韩欧美一区在线| 一区二区三区在线不卡| 国产专区综合网| 91精品国产91热久久久做人人| 中文字幕巨乱亚洲| 久久精品国产色蜜蜜麻豆| 99久久久久久99| 国产亚洲欧美中文| 亚洲午夜久久久| eeuss鲁片一区二区三区| 精品国产91洋老外米糕| 亚洲第一会所有码转帖| 99久久777色| 国产亚洲成aⅴ人片在线观看 | 成人欧美一区二区三区| 蜜臀av性久久久久蜜臀av麻豆| 日本大香伊一区二区三区| 欧美视频一区二区三区四区 | 国产精品剧情在线亚洲| 蜜臀va亚洲va欧美va天堂| 91片在线免费观看| 欧美国产精品一区二区| 一区二区三区在线影院| 国产91精品一区二区麻豆网站| 欧美v国产在线一区二区三区| 亚洲成人激情自拍| 91伊人久久大香线蕉| 国产精品美女久久久久久久久 | 国产在线精品免费av| 欧美久久久久免费| 亚洲午夜久久久| 欧美日韩中文字幕一区| 亚洲精品福利视频网站| 91片黄在线观看| 亚洲男人的天堂在线观看| 成人a区在线观看| 国产精品久久久久久久久免费桃花| 国产一区二区在线观看视频| 欧美亚洲禁片免费| 一区二区三区中文在线|