亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? stm32f10x_dma.c

?? 基于STM32的數(shù)碼相冊.rar
?? C
?? 第 1 頁 / 共 3 頁
字號:
/******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
* File Name          : stm32f10x_dma.c
* Author             : MCD Application Team
* Version            : V2.0.2
* Date               : 07/11/2008
* Description        : This file provides all the DMA firmware functions.
********************************************************************************
* THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
* WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
* AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
* INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
* CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
* INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
*******************************************************************************/

/* Includes ------------------------------------------------------------------*/
#include "stm32f10x_dma.h"
#include "stm32f10x_rcc.h"

/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/* DMA ENABLE mask */
#define CCR_ENABLE_Set          ((u32)0x00000001)
#define CCR_ENABLE_Reset        ((u32)0xFFFFFFFE)

/* DMA1 Channelx interrupt pending bit masks */
#define DMA1_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA1_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA1_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA1_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA1_Channel5_IT_Mask    ((u32)0x000F0000)
#define DMA1_Channel6_IT_Mask    ((u32)0x00F00000)
#define DMA1_Channel7_IT_Mask    ((u32)0x0F000000)

/* DMA2 Channelx interrupt pending bit masks */
#define DMA2_Channel1_IT_Mask    ((u32)0x0000000F)
#define DMA2_Channel2_IT_Mask    ((u32)0x000000F0)
#define DMA2_Channel3_IT_Mask    ((u32)0x00000F00)
#define DMA2_Channel4_IT_Mask    ((u32)0x0000F000)
#define DMA2_Channel5_IT_Mask    ((u32)0x000F0000)

/* DMA2 FLAG mask */
#define FLAG_Mask                ((u32)0x10000000)

/* DMA registers Masks */
#define CCR_CLEAR_Mask           ((u32)0xFFFF800F)

/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/* Private functions ---------------------------------------------------------*/

/*******************************************************************************
* Function Name  : DMA_DeInit
* Description    : Deinitializes the DMAy Channelx registers to their default reset
*                  values.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx)
{
  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));

  /* Disable the selected DMAy Channelx */
  DMAy_Channelx->CCR &= CCR_ENABLE_Reset;

  /* Reset DMAy Channelx control register */
  DMAy_Channelx->CCR  = 0;
  
  /* Reset DMAy Channelx remaining bytes register */
  DMAy_Channelx->CNDTR = 0;
  
  /* Reset DMAy Channelx peripheral address register */
  DMAy_Channelx->CPAR  = 0;
  
  /* Reset DMAy Channelx memory address register */
  DMAy_Channelx->CMAR = 0;

  switch (*(u32*)&DMAy_Channelx)
  {
    case DMA1_Channel1_BASE:
      /* Reset interrupt pending bits for DMA1 Channel1 */
      DMA1->IFCR |= DMA1_Channel1_IT_Mask;
      break;

    case DMA1_Channel2_BASE:
      /* Reset interrupt pending bits for DMA1 Channel2 */
      DMA1->IFCR |= DMA1_Channel2_IT_Mask;
      break;

    case DMA1_Channel3_BASE:
      /* Reset interrupt pending bits for DMA1 Channel3 */
      DMA1->IFCR |= DMA1_Channel3_IT_Mask;
      break;

    case DMA1_Channel4_BASE:
      /* Reset interrupt pending bits for DMA1 Channel4 */
      DMA1->IFCR |= DMA1_Channel4_IT_Mask;
      break;

    case DMA1_Channel5_BASE:
      /* Reset interrupt pending bits for DMA1 Channel5 */
      DMA1->IFCR |= DMA1_Channel5_IT_Mask;
      break;

    case DMA1_Channel6_BASE:
      /* Reset interrupt pending bits for DMA1 Channel6 */
      DMA1->IFCR |= DMA1_Channel6_IT_Mask;
      break;

    case DMA1_Channel7_BASE:
      /* Reset interrupt pending bits for DMA1 Channel7 */
      DMA1->IFCR |= DMA1_Channel7_IT_Mask;
      break;

    case DMA2_Channel1_BASE:
      /* Reset interrupt pending bits for DMA2 Channel1 */
      DMA2->IFCR |= DMA2_Channel1_IT_Mask;
      break;

    case DMA2_Channel2_BASE:
      /* Reset interrupt pending bits for DMA2 Channel2 */
      DMA2->IFCR |= DMA2_Channel2_IT_Mask;
      break;

    case DMA2_Channel3_BASE:
      /* Reset interrupt pending bits for DMA2 Channel3 */
      DMA2->IFCR |= DMA2_Channel3_IT_Mask;
      break;

    case DMA2_Channel4_BASE:
      /* Reset interrupt pending bits for DMA2 Channel4 */
      DMA2->IFCR |= DMA2_Channel4_IT_Mask;
      break;

    case DMA2_Channel5_BASE:
      /* Reset interrupt pending bits for DMA2 Channel5 */
      DMA2->IFCR |= DMA2_Channel5_IT_Mask;
      break;
      
    default:
      break;
  }
}

/*******************************************************************************
* Function Name  : DMA_Init
* Description    : Initializes the DMAy Channelx according to the specified
*                  parameters in the DMA_InitStruct.
* Input          : - DMAy_Channelx: where y can be 1 or 2 to select the DMA and 
*                    x can be 1 to 7 for DMA1 and 1 to 5 for DMA2 to select the 
*                    DMA Channel.
*                  - DMA_InitStruct: pointer to a DMA_InitTypeDef structure that
*                    contains the configuration information for the specified
*                    DMA Channel.
* Output         : None
* Return         : None
******************************************************************************/
void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct)
{
  u32 tmpreg = 0;

  /* Check the parameters */
  assert_param(IS_DMA_ALL_PERIPH(DMAy_Channelx));
  assert_param(IS_DMA_DIR(DMA_InitStruct->DMA_DIR));
  assert_param(IS_DMA_BUFFER_SIZE(DMA_InitStruct->DMA_BufferSize));
  assert_param(IS_DMA_PERIPHERAL_INC_STATE(DMA_InitStruct->DMA_PeripheralInc));
  assert_param(IS_DMA_MEMORY_INC_STATE(DMA_InitStruct->DMA_MemoryInc));   
  assert_param(IS_DMA_PERIPHERAL_DATA_SIZE(DMA_InitStruct->DMA_PeripheralDataSize));
  assert_param(IS_DMA_MEMORY_DATA_SIZE(DMA_InitStruct->DMA_MemoryDataSize));
  assert_param(IS_DMA_MODE(DMA_InitStruct->DMA_Mode));
  assert_param(IS_DMA_PRIORITY(DMA_InitStruct->DMA_Priority));
  assert_param(IS_DMA_M2M_STATE(DMA_InitStruct->DMA_M2M));

/*--------------------------- DMAy Channelx CCR Configuration -----------------*/
  /* Get the DMAy_Channelx CCR value */
  tmpreg = DMAy_Channelx->CCR;
  /* Clear MEM2MEM, PL, MSIZE, PSIZE, MINC, PINC, CIRC and DIR bits */
  tmpreg &= CCR_CLEAR_Mask;
  /* Configure DMAy Channelx: data transfer, data size, priority level and mode */
  /* Set DIR bit according to DMA_DIR value */
  /* Set CIRC bit according to DMA_Mode value */
  /* Set PINC bit according to DMA_PeripheralInc value */
  /* Set MINC bit according to DMA_MemoryInc value */
  /* Set PSIZE bits according to DMA_PeripheralDataSize value */
  /* Set MSIZE bits according to DMA_MemoryDataSize value */
  /* Set PL bits according to DMA_Priority value */
  /* Set the MEM2MEM bit according to DMA_M2M value */
  tmpreg |= DMA_InitStruct->DMA_DIR | DMA_InitStruct->DMA_Mode |
            DMA_InitStruct->DMA_PeripheralInc | DMA_InitStruct->DMA_MemoryInc |
            DMA_InitStruct->DMA_PeripheralDataSize | DMA_InitStruct->DMA_MemoryDataSize |
            DMA_InitStruct->DMA_Priority | DMA_InitStruct->DMA_M2M;
  /* Write to DMAy Channelx CCR */
  DMAy_Channelx->CCR = tmpreg;

/*--------------------------- DMAy Channelx CNDTR Configuration ---------------*/
  /* Write to DMAy Channelx CNDTR */
  DMAy_Channelx->CNDTR = DMA_InitStruct->DMA_BufferSize;

/*--------------------------- DMAy Channelx CPAR Configuration ----------------*/
  /* Write to DMAy Channelx CPAR */
  DMAy_Channelx->CPAR = DMA_InitStruct->DMA_PeripheralBaseAddr;

/*--------------------------- DMAy Channelx CMAR Configuration ----------------*/
  /* Write to DMAy Channelx CMAR */
  DMAy_Channelx->CMAR = DMA_InitStruct->DMA_MemoryBaseAddr;
}

/*******************************************************************************
* Function Name  : DMA_StructInit
* Description    : Fills each DMA_InitStruct member with its default value.
* Input          : - DMA_InitStruct : pointer to a DMA_InitTypeDef structure
*                    which will be initialized.
* Output         : None
* Return         : None
*******************************************************************************/
void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct)
{
/*-------------- Reset DMA init structure parameters values ------------------*/
  /* Initialize the DMA_PeripheralBaseAddr member */
  DMA_InitStruct->DMA_PeripheralBaseAddr = 0;

  /* Initialize the DMA_MemoryBaseAddr member */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美性猛交一区二区三区精品| 婷婷综合另类小说色区| 狠狠色综合色综合网络| 久久网站热最新地址| 成人18视频日本| 午夜成人免费电影| 国产情人综合久久777777| 91麻豆免费观看| 亚洲激情六月丁香| 国产精品水嫩水嫩| 日韩欧美在线综合网| 欧美四级电影在线观看| caoporn国产精品| 经典三级在线一区| 免费xxxx性欧美18vr| 亚洲人成7777| 日本一区二区三区dvd视频在线| 欧美日韩国产在线播放网站| 91免费国产在线| 国产不卡一区视频| 大白屁股一区二区视频| 狠狠色2019综合网| 国产酒店精品激情| 久久精品国产澳门| 韩国精品主播一区二区在线观看| 同产精品九九九| 奇米精品一区二区三区四区 | www.av精品| 91丨国产丨九色丨pron| 色综合久久中文综合久久97| 9久草视频在线视频精品| 99久久国产综合精品色伊| 91在线精品一区二区三区| 色一情一伦一子一伦一区| 91丝袜美女网| 在线不卡欧美精品一区二区三区| 欧美日韩久久不卡| 精品久久人人做人人爰| 国产目拍亚洲精品99久久精品| 国产精品久久久久影院| 亚洲黄色在线视频| 国精产品一区一区三区mba桃花| 国产一区二区三区四区五区入口| 国产91高潮流白浆在线麻豆| 成人国产精品视频| 91精品国产综合久久久久久漫画| 欧美丰满美乳xxx高潮www| 国产欧美日本一区视频| 亚洲美腿欧美偷拍| 国产中文字幕精品| 欧美性色欧美a在线播放| 欧美精品一区男女天堂| 亚洲图片欧美色图| 国产aⅴ综合色| 日韩一区二区不卡| 亚洲人成网站影音先锋播放| 国产一区福利在线| 欧美女孩性生活视频| 中文字幕五月欧美| 日韩精品一区二区三区中文精品| 一区二区视频在线| 亚洲精品一线二线三线无人区| 国产99久久久久| 精品国产免费一区二区三区香蕉| 69av一区二区三区| 亚洲国产欧美在线| 色综合色狠狠综合色| 中文字幕av资源一区| 寂寞少妇一区二区三区| 欧美日韩精品电影| 亚洲一区视频在线观看视频| 成人激情午夜影院| 国产精品久久久久久久久免费相片| 日韩高清在线观看| 日韩一区二区三区四区| 日一区二区三区| 91精品欧美综合在线观看最新| 亚洲一区二区视频在线观看| 欧美亚一区二区| 亚洲大片在线观看| 欧美肥妇毛茸茸| 韩日精品视频一区| 国产亚洲欧美一区在线观看| 国模套图日韩精品一区二区 | 99re在线精品| 日韩一区在线看| 91成人在线免费观看| 亚洲国产精品一区二区尤物区| 91成人在线观看喷潮| 午夜伦理一区二区| 欧美精品一区二区三| 成人伦理片在线| 一区二区激情小说| 91精品国产91综合久久蜜臀| 国产综合色视频| 亚洲欧美日韩中文播放| 欧美视频自拍偷拍| 精品亚洲成a人在线观看| 亚洲丝袜制服诱惑| 欧美一区二区三区在| 成人av免费观看| 琪琪一区二区三区| 亚洲激情男女视频| 欧美性xxxxxxxx| 国产一区啦啦啦在线观看| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 欧美日免费三级在线| 成人免费看视频| 久久国内精品视频| 亚洲欧美另类在线| 国产偷国产偷亚洲高清人白洁| 欧美日韩中文字幕精品| 99久久久久久99| 激情都市一区二区| 日本午夜一区二区| 亚洲电影一级黄| 一区二区三区欧美| 国产精品久久久久久一区二区三区 | 国产专区欧美精品| 蜜臀av性久久久久蜜臀av麻豆| 亚洲欧美视频在线观看| 日本一区二区综合亚洲| 欧美一区二区三区四区高清| 激情小说欧美图片| 午夜国产精品影院在线观看| 一区二区免费在线| 亚洲最新在线观看| 亚洲一区二区高清| 亚洲一区二区视频在线观看| 亚洲综合丁香婷婷六月香| 亚州成人在线电影| 日本va欧美va精品发布| 日本成人在线不卡视频| 九九**精品视频免费播放| 日韩1区2区日韩1区2区| 九色综合狠狠综合久久| 高清国产一区二区| 色噜噜夜夜夜综合网| 91国模大尺度私拍在线视频| 欧美日韩亚洲另类| 日韩精品中文字幕在线不卡尤物| 日韩精品专区在线影院重磅| 国产日本亚洲高清| 亚洲专区一二三| 麻豆国产精品777777在线| 国产91精品一区二区| 在线影院国内精品| 欧美一级国产精品| 中文字幕一区在线观看视频| 视频一区二区中文字幕| 国产伦精品一区二区三区视频青涩 | 成人国产一区二区三区精品| 欧美色手机在线观看| 欧美大胆人体bbbb| 夜夜亚洲天天久久| 国产麻豆精品在线观看| 欧美日韩免费一区二区三区 | 欧美日韩高清一区| 国产视频不卡一区| 亚洲你懂的在线视频| 青青草国产精品97视觉盛宴| 91网上在线视频| 久久亚洲二区三区| 亚洲h精品动漫在线观看| 国产寡妇亲子伦一区二区| 精品视频123区在线观看| 亚洲欧洲日韩在线| 懂色av中文字幕一区二区三区| 69堂精品视频| 日韩精品一二三| 欧美日韩国产综合视频在线观看| 国产精品久久久久aaaa樱花| 国产精品一区2区| 精品乱人伦一区二区三区| 一区二区三区中文字幕| 91在线小视频| 中文字幕一区在线| 99精品视频免费在线观看| 17c精品麻豆一区二区免费| jiyouzz国产精品久久| 欧美mv和日韩mv国产网站| 免费成人av资源网| 欧美成人video| 国产酒店精品激情| 欧美激情中文不卡| 色综合色狠狠综合色| 一区二区三区精品在线观看| 性做久久久久久免费观看| 欧美性生活影院| 亚洲成人精品一区| 99麻豆久久久国产精品免费 | 日韩精品最新网址| 国产精品一区在线观看你懂的| 精品久久久久久最新网址| 精品一区二区在线视频| 国产精品嫩草影院av蜜臀| 色噜噜狠狠色综合中国| 亚洲一区二区三区在线看| 欧美日韩三级一区二区| 久久狠狠亚洲综合|