亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

Cut-down

  • 74LS190.pdf

    英文描述: Synchronous Up/Down Decade Counters(single clock line) 中文描述: 同步向上/向下十年計(jì)數(shù)器(單時(shí)鐘線)

    標(biāo)簽: 190 74 LS

    上傳時(shí)間: 2013-06-18

    上傳用戶:haohaoxuexi

  • 數(shù)字集成電路設(shè)計(jì)Digital Integrated Circuit Design

      This unique guide to designing digital VLSI circuits takes a top-down approach, reflecting the natureof the design process in industry. Starting with architecture design, the book explains the why andhow of digital design, using the physics that designers need to know, and no more.Covering system and component aspects, design verification, VHDL modelling, clocking, signalintegrity, layout, electricaloverstress, field-programmable logic, economic issues, and more, thescope of the book is singularly comprehensive.

    標(biāo)簽: Integrated Digital Circuit Design

    上傳時(shí)間: 2013-11-04

    上傳用戶:life840315

  • STM32F10xxx設(shè)備中如何得到高精度ADC

    The STM32F10xxx microcontroller family embeds up to three advanced 12-bit ADCs (depending on the device) with a conversion time down to 1 μs. A self-calibration feature is provided to enhance ADC accuracy versus environmental condition changes.

    標(biāo)簽: STM 32F F10 ADC

    上傳時(shí)間: 2014-12-23

    上傳用戶:eastimage

  • pci e PCB設(shè)計(jì)規(guī)范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標(biāo)簽: pci PCB 設(shè)計(jì)規(guī)范

    上傳時(shí)間: 2013-10-15

    上傳用戶:busterman

  • Using the TPS62150 as Step-Down LED Driver With Dimming

    LED Dimmingcontrol

    標(biāo)簽: Step-Down Dimming Driver Using

    上傳時(shí)間: 2014-01-26

    上傳用戶:watch100

  • AX3514-V1 6資料

    1.2MHz 2A Synchronous Step-Down converter

    標(biāo)簽: 3514 AX

    上傳時(shí)間: 2013-11-01

    上傳用戶:qingzhuhu

  • 如何保護(hù)集成FET的電源開關(guān)

    Abstract: Some types of loads require more current during startup than when running. Other loads can be limited to a lower-powercurrent during startup but require a higher operating current. This article describes an application circuit that automatically adjusts apower circuit’s overcurrent protection level up or down after startup is complete.

    標(biāo)簽: FET 保護(hù) 集成 電源開關(guān)

    上傳時(shí)間: 2013-10-23

    上傳用戶:swaylong

  • 低電壓FPGA的高性能開關(guān)電源解決方案

      The core voltages for FPGAs are moving lower as a resultof advances in the fabrication process. The newest FPGAfamily from Altera, the Stratix® II, now requires a corevoltage of 1.2V and the Stratix, Stratix GX, HardCopy®Stratix and CycloneTM families require a core voltage of1.5V. This article discusses how to power the core and I/Oof low voltage FPGAs using the latest step-down switchmode controllers from Linear Technology Corporation.

    標(biāo)簽: FPGA 低電壓 高性能開關(guān) 電源解決方案

    上傳時(shí)間: 2013-10-08

    上傳用戶:wangfei22

  • 單片同步穩(wěn)壓器驅(qū)動(dòng)外部元件負(fù)載

      The LTC®3414 offers a compact and efficient voltage regulatorsolution for point of load conversion in electronicsystems that require low output voltages (down to 0.8V)from a 2.5V to 5V power bus. Internal power MOSFETswitches, with only 67mW on-resistance, allow theLTC3414 to deliver up to 4A of output current with efficiencyas high as 94%. The LTC3414 saves space by operatingwith switching frequencies as high as 4MHz, enabling theuse of tiny inductors and capacitors.

    標(biāo)簽: 同步穩(wěn)壓器 元件 驅(qū)動(dòng) 負(fù)載

    上傳時(shí)間: 2014-01-03

    上傳用戶:dongbaobao

  • 100-15V TO 12V DCDC 原理圖 PCB BOM表

    高的工作電壓高達(dá)100V N雙N溝道MOSFET同步驅(qū)動(dòng) The D810DCDC is a synchronous step-down switching regulator controller that can directly step-down voltages from up to 100V, making it ideal for telecom and automotive applications. The D810DCDC uses a constant on-time valley current control architecture to deliver very low duty cycles with accurate cycle-by-cycle current limit, without requiring a sense resistor. A precise internal reference provides 0.5% DC accuracy. A high bandwidth (25MHz) error amplifi er provides very fast line and load transient response. Large 1Ω gate drivers allow the D810DCDC to drive multiple MOSFETs for higher current applications. The operating frequency is selected by an external resistor and is compensated for variations in VIN and can also be synchronized to an external clock for switching-noise sensitive applications. Integrated bias control generates gate drive power from the input supply during start-up and when an output shortcircuit occurs, with the addition of a small external SOT23 MOSFET. When in regulation, power is derived from the output for higher effi ciency.

    標(biāo)簽: DCDC 100 12V BOM

    上傳時(shí)間: 2013-10-24

    上傳用戶:wd450412225

主站蜘蛛池模板: 永宁县| 沁阳市| 毕节市| 新蔡县| 苍溪县| 黑水县| 论坛| 阳曲县| 抚松县| 永吉县| 天峨县| 即墨市| 东明县| 禄丰县| 永和县| 广河县| 吴忠市| 江西省| 安溪县| 嵩明县| 原阳县| 泸定县| 博野县| 呼图壁县| 津市市| 台中县| 清镇市| 蕲春县| 逊克县| 股票| 渝北区| 垦利县| 治县。| 沁源县| 公主岭市| 广平县| 肃南| 泗洪县| 民勤县| 金川县| 吉水县|