亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲(chóng)蟲(chóng)首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

REFERENCE

  • Employing a Single-Chip Transceiver in Femtocell Base-Station Applications

    Abstract: This application note discusses the development and deployment of 3G cellular femtocell base stations. The technicalchallenges for last-mile residential connectivity and adding system capacity in dense urban environments are discussed, with 3Gfemtocell base stations as a cost-effective solution. Maxim's 3GPP TS25.104-compliant transceiver solution is presented along withcomplete radio REFERENCE designs such as RD2550. For more information on the RD2550, see REFERENCE design 5364, "FemtocellRadio REFERENCE Designs Using the MAX2550–MAX2553 Transceivers."

    標(biāo)簽: Base-Station Applications Single-Chip Transceiver

    上傳時(shí)間: 2013-11-05

    上傳用戶:超凡大師

  • XAPP694-從配置PROM讀取用戶數(shù)據(jù)

    This application note describes how to retrieve user-defined data from Xilinx configurationPROMs (XC18V00 and Platform Flash devices) after the same PROM has configured theFPGA. The method to add user-defined data to the configuration PROM file is also discussed.The REFERENCE design described in this application note can be used in any of the followingXilinx FPGA architectures: Spartan™-II, Spartan-IIE, Spartan-3, Virtex™, Virtex-E, Virtex-II,and Virtex-II Pro.

    標(biāo)簽: XAPP PROM 694 讀取

    上傳時(shí)間: 2013-10-09

    上傳用戶:guojin_0704

  • XAPP424 - 嵌入式JTAG ACE播放器

    This application note contains a REFERENCE design consisting of HDL IP and Xilinx AdvancedConfiguration Environment (ACE) software utilities that give designers great flexibility increating in-system programming (ISP) solutions. In-system programming support allowsdesigners to revise existing designs, package the new bitstream programming files with theprovided software utilities, and update the remote system through the JTAG interface using theEmbedded JTAG ACE Player.

    標(biāo)簽: XAPP JTAG 424 ACE

    上傳時(shí)間: 2013-10-22

    上傳用戶:gai928943

  • XAPP806 -決定DDR反饋時(shí)鐘的最佳DCM相移

    This application note describes how to build a system that can be used for determining theoptimal phase shift for a Double Data Rate (DDR) memory feedback clock. In this system, theDDR memory is controlled by a controller that attaches to either the OPB or PLB and is used inan embedded microprocessor application. This REFERENCE system also uses a DCM that isconfigured so that the phase of its output clock can be changed while the system is running anda GPIO core that controls that phase shift. The GPIO output is controlled by a softwareapplication that can be run on a PowerPC® 405 or Microblaze™ microprocessor.

    標(biāo)簽: XAPP 806 DDR DCM

    上傳時(shí)間: 2014-11-26

    上傳用戶:erkuizhang

  • DS306-PPC405 Virtex-4 Wrapper

    The PPC405 Virtex-4 is a wrapper around the Virtex-4PowerPC™ 405 Processor Block primitive. For detailsregarding the PowerPC 405, see the PowerPC 405 ProcessorBlock REFERENCE Guide.

    標(biāo)簽: Wrapper Virtex 306 405

    上傳時(shí)間: 2015-01-02

    上傳用戶:JIUSHICHEN

  • XAPP740利用AXI互聯(lián)設(shè)計(jì)高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The REFERENCE system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標(biāo)簽: XAPP 740 AXI 互聯(lián)

    上傳時(shí)間: 2013-11-23

    上傳用戶:shen_dafa

  • 賽靈思電機(jī)控制開(kāi)發(fā)套件簡(jiǎn)介(英文版)

      The power of programmability gives industrial automation designers a highly efficient, cost-effective alternative to traditional motor control units (MCUs)。 The parallel-processing power, fast computational speeds, and connectivity versatility of Xilinx® FPGAs can accelerate the implementation of advanced motor control algorithms such as Field Oriented Control (FOC)。   Additionally, Xilinx devices lower costs with greater on-chip integration of system components and shorten latencies with high-performance digital signal processing (DSP) that can tackle compute-intensive functions such as PID Controller, Clark/Park transforms, and Space Vector PWM.   The Xilinx Spartan®-6 FPGA Motor Control Development Kit gives designers an ideal starting point for evaluating time-saving, proven, motor-control REFERENCE designs. The kit also shortens the process of developing custom control capabilities, with integrated peripheral functions (Ethernet, PowerLink, and PCI® Express), a motor-control FPGA mezzanine card (FMC) with built-in Texas Instruments motor drivers and high-precision Delta-Sigma modulators, and prototyping support for evaluating alternative front-end circuitry.

    標(biāo)簽: 賽靈思 電機(jī)控制 開(kāi)發(fā)套件 英文

    上傳時(shí)間: 2013-10-28

    上傳用戶:wujijunshi

  • 西門(mén)子建筑電器-電氣安裝技術(shù)部發(fā)行的各類產(chǎn)品樣本

    西門(mén)子建筑電器-電氣安裝技術(shù)部發(fā)行的各類產(chǎn)品樣本:小型斷路器、剩余電流保護(hù)斷路器和模數(shù)化產(chǎn)品(中/ 英文)Miniature Circuit-Breakers, Residual Current Operated Circuit-Breakers and Modular Devices (Chinese/English)低壓熔斷器系統(tǒng)(中/ 英文)Fuse System (Chinese/English)雷擊,過(guò)電壓-不再是問(wèn)題(中文)Thunderstorms - no problem (Chinese)西門(mén)子建筑電器目錄(中文)Electrical Installation Technology Catalog (Chinese)終端配電保護(hù)產(chǎn)品(中文)5 IN 1 (Chinese)SIKUS 和 STAB UNIVERSAL 目錄(中文)SIKUS and STAB UNIVERSAL Catalogue (Chinese)SIKUS HC 目錄(中文)SIKUS HC Catalogue (Chinese)SentronTM 母線槽 (中文)SentronTM Busway System (Chinese)SentronTM 母線槽系統(tǒng)快速選型 (準(zhǔn)備中) (中文)SentronTM Busway System quick selection (in preparing) (Chinese)建筑低壓配電一體化解決方案-住宅小區(qū)應(yīng)用(中文)Building LV PD Solution (Chinese)西門(mén)子 DELTA vista“遠(yuǎn)景”系列開(kāi)關(guān)和插座價(jià)目表(中文)Delta vista Switch and Socket Pricelist (Chinese)instabus EIB 面向未來(lái)的樓宇智能控制系統(tǒng)(中文)instabus EIB (Chinese)instabus EIB 面向未來(lái)的樓宇智能控制系統(tǒng)技術(shù)手冊(cè) (準(zhǔn)備中) (中文)instabus EIB technical handbook (in preparing) (Chinese)西門(mén)子電氣安裝技術(shù)業(yè)績(jī)卓越(中/ 英文)ET REFERENCE Manual (Chinese/English)

    標(biāo)簽: 西門(mén)子 電器 樣本 電氣安裝

    上傳時(shí)間: 2013-11-23

    上傳用戶:瓦力瓦力hong

  • XAPP713 -Virtex-4 RocketIO誤碼率測(cè)試器

      The data plane of the REFERENCE design consists of a configurable multi-channel XBERT modulethat generates and checks high-speed serial data transmitted and received by the MGTs. Eachchannel in the XBERT module consists of two MGTs (MGTA and MGTB), which physicallyoccupy one MGT tile in the Virtex-4 FPGA. Each MGT has its own pattern checker, but bothMGTs in a channel share the same pattern generator. Each channel can load a differentpattern. The MGT serial rate depends on the REFERENCE clock frequency and the internal PMAdivider settings. The REFERENCE design can be scaled anywhere from one channel (two MGTs)to twelve channels (twenty-four MGTs).

    標(biāo)簽: RocketIO Virtex XAPP 713

    上傳時(shí)間: 2013-12-25

    上傳用戶:jkhjkh1982

  • 低噪聲電壓基準(zhǔn)的噪聲測(cè)量

      Frequently, voltage REFERENCE stability and noise defi nemeasurement limits in instrumentation systems. In particular,REFERENCE noise often sets stable resolution limits.REFERENCE voltages have decreased with the continuingdrop in system power supply voltages, making REFERENCEnoise increasingly important. The compressed signalprocessing range mandates a commensurate reductionin REFERENCE noise to maintain resolution. Noise ultimatelytranslates into quantization uncertainty in A to D converters,introducing jitter in applications such as scales, inertialnavigation systems, infrared thermography, DVMs andmedical imaging apparatus. A new low voltage REFERENCE,the LTC6655, has only 0.3ppm (775nV) noise at 2.5VOUT.Figure 1 lists salient specifi cations in tabular form. Accuracyand temperature coeffi cient are characteristic ofhigh grade, low voltage REFERENCEs. 0.1Hz to 10Hz noise,particularly noteworthy, is unequalled by any low voltageelectronic REFERENCE.

    標(biāo)簽: 低噪聲 電壓基準(zhǔn) 噪聲測(cè)量

    上傳時(shí)間: 2013-10-30

    上傳用戶:wxhwjf

主站蜘蛛池模板: 沙河市| 重庆市| 邛崃市| 沙洋县| 手游| 崇仁县| 前郭尔| 保德县| 改则县| 临桂县| 仁怀市| 天气| 恩施市| 马龙县| 南溪县| 肥西县| 固安县| 手游| 灌南县| 九寨沟县| 于都县| 兰坪| 云霄县| 平塘县| 浙江省| 临沧市| 永胜县| 肥城市| 郧西县| 澄江县| 固始县| 宁都县| 宿迁市| 车险| 邓州市| 通州区| 普安县| 邵阳县| 泰和县| 永德县| 怀安县|