MSP-FET430P410 Demo - Timer_A Toggle P5.1, CCR0 Contmode ISR, dco SMCLK
Description Toggle P5.1 using using software and TA_0 ISR. Toggle rate is
set at 50000 dco/SMCLK cycles. Default dco frequency used for TACLK.
Durring the TA_0 ISR P5.1 is toggled and 50000 clock cycles are added to CCR0. TA_0 ISR is triggered exactly 50000 cycles. CPU is normally off and
used only durring TA_ISR.
ACLK = n/a, MCLK = SMCLK = TACLK = dco ~ 800k