?? 資源詳細信息
?? 溫馨提示:本資源由用戶 11211 上傳分享,僅供學習交流使用。如有侵權,請聯系我們刪除。
資源簡介
The STWD100 watchdog timer circuits are self-contained devices which prevent system
failures that are caused by certain types of hardware errors (non-responding peripherals,
bus contention, etc.) or software errors (bad code jump, code stuck in loop, etc.).
The STWD100 watchdog timer has an input, WDI, and an output, WDO (see Figure 2). The
input is used to clear the internal watchdog timer periodically within the specified timeout
period, twd (see Section 3: Watchdog timing). While the system is operating correctly, it
periodically toggles the watchdog input, WDI. If the system fails, the watchdog timer is not
reset, a system alert is generated and the watchdog output, WDO, is asserted (see
Section 3: Watchdog timing).
The STWD100 circuit also has an enable pin, EN (see Figure 2), which can enable or
disable the watchdog functionality. The EN pin is connected to the internal pull-down
resistor. The device is enabled if the EN pin is left floating.

立即下載此資源
資源說明
下載說明
- 下載需消耗 2積分
- 24小時內重復下載不扣分
- 支持斷點續傳
- 資源永久有效
使用說明
- 下載后用解壓軟件解壓
- 推薦 WinRAR 或 7-Zip
- 如有密碼請查看說明
- 解壓后即可使用
積分獲取
- 上傳資源獲得積分
- 每日簽到免費領取
- 邀請好友注冊獎勵
- 查看詳情 →