亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? mouse_timesim.vhd

?? 用vhdl實現(xiàn)ps2鼠標的源程序
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
-- Xilinx Vhdl produced by program ngd2vhdl E.38-- Command: -rpw 100 -tpw 1 -ar Structure -xon true -w mouse.nga mouse_timesim.vhd -- Input file: mouse.nga-- Output file: mouse_timesim.vhd-- Design name: mouse-- Xilinx: d:/Xilinx-- # of Entities: 1-- Device: 2s100tq144-5-- The output of ngd2vhdl is a simulation model. This file cannot be synthesized,-- or used in any other manner other than simulation. This netlist uses simulation-- primitives which may not represent the true implementation of the device, however-- the netlist is functionally correct. Do not modify this file.-- Model for  ROC (Reset-On-Configuration) Celllibrary IEEE;use IEEE.std_logic_1164.all;use IEEE.VITAL_Timing.all;entity ROC is  generic (InstancePath: STRING := "*";           WIDTH : Time := 100 ns);  port(O : out std_ulogic := '1') ;  attribute VITAL_LEVEL0 of ROC : entity is TRUE;end ROC;architecture ROC_V of ROC isattribute VITAL_LEVEL0 of ROC_V : architecture is TRUE;begin  ONE_SHOT : process  begin    if (WIDTH <= 0 ns) then       assert FALSE report       "*** Error: a positive value of WIDTH must be specified ***"       severity failure;    else       wait for WIDTH;       O <= '0';    end if;    wait;  end process ONE_SHOT;end ROC_V;-- Model for  TOC (Tristate-On-Configuration) Celllibrary IEEE;use IEEE.std_logic_1164.all;use IEEE.VITAL_Timing.all;entity TOC is  generic (InstancePath: STRING := "*";           WIDTH : Time := 0 ns);  port(O : out std_ulogic := '0');  attribute VITAL_LEVEL0 of TOC : entity is TRUE;end TOC;architecture TOC_V of TOC isattribute VITAL_LEVEL0 of TOC_V : architecture is TRUE;begin  ONE_SHOT : process  begin    O <= '1';    if (WIDTH <= 0 ns) then       O <= '0';    else       wait for WIDTH;       O <= '0';    end if;    wait;  end process ONE_SHOT;end TOC_V;library IEEE;use IEEE.STD_LOGIC_1164.ALL;library SIMPRIM;use SIMPRIM.VCOMPONENTS.ALL;use SIMPRIM.VPACKAGE.ALL;entity mouse is  port (    clk : in STD_LOGIC := 'X';     xsign : out STD_LOGIC;     error_no_ack : out STD_LOGIC;     ysign : out STD_LOGIC;     left_button : out STD_LOGIC;     ps2_data : inout STD_LOGIC;     reset : in STD_LOGIC := 'X';     right_button : out STD_LOGIC;     ps2_clk : inout STD_LOGIC;     x_increment : out STD_LOGIC_VECTOR ( 8 downto 0 );     y_increment : out STD_LOGIC_VECTOR ( 8 downto 0 )   );end mouse;architecture Structure of mouse is  component ROC    generic (InstancePath: STRING := "*";             WIDTH : Time := 100 ns);    port (O : out STD_ULOGIC := '1');  end component;  component TOC    generic (InstancePath: STRING := "*";             WIDTH : Time := 0 ns);    port (O : out STD_ULOGIC := '1');  end component;  signal N244 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_9 : STD_LOGIC;   signal clk_BUFGP : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_11 : STD_LOGIC;   signal N217 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_13 : STD_LOGIC;   signal Madd_n0033_inst_cy_1 : STD_LOGIC;   signal GLOBAL_LOGIC1 : STD_LOGIC;   signal GLOBAL_LOGIC0 : STD_LOGIC;   signal N393 : STD_LOGIC;   signal Madd_n0033_inst_cy_3 : STD_LOGIC;   signal N385 : STD_LOGIC;   signal N397 : STD_LOGIC;   signal N401 : STD_LOGIC;   signal N249 : STD_LOGIC;   signal m1_state_FFD2_1 : STD_LOGIC;   signal N313 : STD_LOGIC;   signal N342 : STD_LOGIC;   signal N222 : STD_LOGIC;   signal N228 : STD_LOGIC;   signal N234 : STD_LOGIC;   signal N242 : STD_LOGIC;   signal N247 : STD_LOGIC;   signal reset_IBUF : STD_LOGIC;   signal m2_state_FFD14 : STD_LOGIC;   signal m2_state_FFD3 : STD_LOGIC;   signal m2_state_FFD2 : STD_LOGIC;   signal m2_state_FFD4 : STD_LOGIC;   signal m2_state_FFD8 : STD_LOGIC;   signal N2316 : STD_LOGIC;   signal N344 : STD_LOGIC;   signal m2_state_FFD9 : STD_LOGIC;   signal N329 : STD_LOGIC;   signal N282 : STD_LOGIC;   signal m1_state_FFD1 : STD_LOGIC;   signal N271 : STD_LOGIC;   signal m1_state_FFD2_2 : STD_LOGIC;   signal m1_state_FFD2 : STD_LOGIC;   signal N2340 : STD_LOGIC;   signal m2_state_FFD10 : STD_LOGIC;   signal N319 : STD_LOGIC;   signal m2_state_FFD11 : STD_LOGIC;   signal N317 : STD_LOGIC;   signal N2310 : STD_LOGIC;   signal N2312 : STD_LOGIC;   signal N272 : STD_LOGIC;   signal m2_state_FFD12 : STD_LOGIC;   signal m2_state_FFD13 : STD_LOGIC;   signal m1_state_FFD5 : STD_LOGIC;   signal m1_state_FFD6 : STD_LOGIC;   signal m1_state_FFD4 : STD_LOGIC;   signal N2336 : STD_LOGIC;   signal m1_state_FFD3 : STD_LOGIC;   signal N258 : STD_LOGIC;   signal m2_state_FFD1 : STD_LOGIC;   signal m2_state_FFD6 : STD_LOGIC;   signal m2_state_FFD5 : STD_LOGIC;   signal y_increment_0_OBUF : STD_LOGIC;   signal y_increment_1_OBUF : STD_LOGIC;   signal y_increment_2_OBUF : STD_LOGIC;   signal y_increment_3_OBUF : STD_LOGIC;   signal y_increment_4_OBUF : STD_LOGIC;   signal y_increment_5_OBUF : STD_LOGIC;   signal y_increment_6_OBUF : STD_LOGIC;   signal y_increment_7_OBUF : STD_LOGIC;   signal x_increment_0_OBUF : STD_LOGIC;   signal m2_state_FFD7 : STD_LOGIC;   signal N210 : STD_LOGIC;   signal x_increment_2_OBUF : STD_LOGIC;   signal x_increment_3_OBUF : STD_LOGIC;   signal xsign_OBUF : STD_LOGIC;   signal ysign_OBUF : STD_LOGIC;   signal x_increment_8_OBUF : STD_LOGIC;   signal y_increment_8_OBUF : STD_LOGIC;   signal x_increment_1_OBUF : STD_LOGIC;   signal clk_BUFGP_IBUFG : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_7 : STD_LOGIC;   signal GLOBAL_LOGIC1_0 : STD_LOGIC;   signal GLOBAL_LOGIC0_0 : STD_LOGIC;   signal watchdog_timer_count_4_CYINIT : STD_LOGIC;   signal N484 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_10 : STD_LOGIC;   signal watchdog_timer_count_4_LOGIC_ZERO : STD_LOGIC;   signal watchdog_timer_count_4_CYMUXG : STD_LOGIC;   signal watchdog_timer_count_4_GROM : STD_LOGIC;   signal watchdog_timer_count_4_FROM : STD_LOGIC;   signal N486 : STD_LOGIC;   signal watchdog_timer_count_4_FFY_RST : STD_LOGIC;   signal watchdog_timer_count_4_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_4_FFX_RST : STD_LOGIC;   signal watchdog_timer_count_4_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_6_CYINIT : STD_LOGIC;   signal N417 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_12 : STD_LOGIC;   signal watchdog_timer_count_6_LOGIC_ZERO : STD_LOGIC;   signal watchdog_timer_count_6_CYMUXG : STD_LOGIC;   signal watchdog_timer_count_6_GROM : STD_LOGIC;   signal watchdog_timer_count_6_FROM : STD_LOGIC;   signal N482 : STD_LOGIC;   signal watchdog_timer_count_6_FFY_RST : STD_LOGIC;   signal watchdog_timer_count_6_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_6_FFX_RST : STD_LOGIC;   signal watchdog_timer_count_6_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_8_CYINIT : STD_LOGIC;   signal watchdog_timer_count_8_GROM : STD_LOGIC;   signal watchdog_timer_count_8_rt : STD_LOGIC;   signal N488 : STD_LOGIC;   signal watchdog_timer_count_8_FFX_RST : STD_LOGIC;   signal watchdog_timer_count_8_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N393_LOGIC_ZERO : STD_LOGIC;   signal N393_CYINIT : STD_LOGIC;   signal N393_XORG : STD_LOGIC;   signal Madd_n0033_inst_cy_0 : STD_LOGIC;   signal N393_CYMUXG : STD_LOGIC;   signal N393_GROM : STD_LOGIC;   signal Madd_n0033_inst_lut2_0 : STD_LOGIC;   signal N385_CYINIT : STD_LOGIC;   signal N385_XORG : STD_LOGIC;   signal Madd_n0033_inst_cy_2 : STD_LOGIC;   signal N385_LOGIC_ZERO : STD_LOGIC;   signal N385_CYMUXG : STD_LOGIC;   signal N385_GROM : STD_LOGIC;   signal N385_FROM : STD_LOGIC;   signal N385_XORF : STD_LOGIC;   signal N401_CYINIT : STD_LOGIC;   signal N401_XORG : STD_LOGIC;   signal Madd_n0033_inst_cy_4 : STD_LOGIC;   signal bitcount_5_rt : STD_LOGIC;   signal N401_FROM : STD_LOGIC;   signal N401_XORF : STD_LOGIC;   signal N401_LOGIC_ZERO : STD_LOGIC;   signal N313_GROM : STD_LOGIC;   signal N313_FROM : STD_LOGIC;   signal N242_GROM : STD_LOGIC;   signal N242_FROM : STD_LOGIC;   signal bitcount_1_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N391 : STD_LOGIC;   signal N395 : STD_LOGIC;   signal bitcount_1_FFY_RST : STD_LOGIC;   signal bitcount_1_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_1_FFX_RST : STD_LOGIC;   signal bitcount_1_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_3_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N387 : STD_LOGIC;   signal N399 : STD_LOGIC;   signal bitcount_3_FFY_RST : STD_LOGIC;   signal bitcount_3_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_3_FFX_RST : STD_LOGIC;   signal bitcount_3_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_5_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N403 : STD_LOGIC;   signal N251 : STD_LOGIC;   signal bitcount_5_FFY_RST : STD_LOGIC;   signal bitcount_5_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_5_FFX_RST : STD_LOGIC;   signal bitcount_5_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD4_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N370 : STD_LOGIC;   signal N375 : STD_LOGIC;   signal m2_state_FFD4_FFY_RST : STD_LOGIC;   signal m2_state_FFD4_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD4_FFX_RST : STD_LOGIC;   signal m2_state_FFD4_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD9_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N348 : STD_LOGIC;   signal m2_state_FFD9_FROM : STD_LOGIC;   signal m2_state_FFD9_FFY_RST : STD_LOGIC;   signal m2_state_FFD9_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD2_2_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m1_state_FFD2_2_GROM : STD_LOGIC;   signal m1_state_FFD2_2_FFY_RST : STD_LOGIC;   signal m1_state_FFD2_2_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD2_2_FFX_RST : STD_LOGIC;   signal m1_state_FFD2_2_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD10_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N334 : STD_LOGIC;   signal m2_state_FFD10_FROM : STD_LOGIC;   signal m2_state_FFD10_FFY_RST : STD_LOGIC;   signal m2_state_FFD10_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD11_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N325 : STD_LOGIC;   signal m2_state_FFD11_FROM : STD_LOGIC;   signal m2_state_FFD11_FFY_RST : STD_LOGIC;   signal m2_state_FFD11_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD14_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N297 : STD_LOGIC;   signal N292 : STD_LOGIC;   signal m2_state_FFD14_FFY_RST : STD_LOGIC;   signal m2_state_FFD14_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD14_FFX_RST : STD_LOGIC;   signal m2_state_FFD14_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD6_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N273 : STD_LOGIC;   signal N269 : STD_LOGIC;   signal m1_state_FFD6_FFY_RST : STD_LOGIC;   signal m1_state_FFD6_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD6_FFX_RST : STD_LOGIC;   signal m1_state_FFD6_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N2336_GROM : STD_LOGIC;   signal N2336_FROM : STD_LOGIC;   signal m1_state_FFD3_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m1_state_FFD3_GROM : STD_LOGIC;   signal N260 : STD_LOGIC;   signal m1_state_FFD3_FFX_RST : STD_LOGIC;   signal m1_state_FFD3_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD5_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N353 : STD_LOGIC;   signal m2_state_FFD5_FFY_RST : STD_LOGIC;   signal m2_state_FFD5_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD5_FFX_RST : STD_LOGIC;   signal m2_state_FFD5_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_12_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_12_FFY_RST : STD_LOGIC;   signal q_12_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_12_FFX_RST : STD_LOGIC;   signal q_12_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_22_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_22_FFY_RST : STD_LOGIC;   signal q_22_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_22_FFX_RST : STD_LOGIC;   signal q_22_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_14_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_14_FFY_RST : STD_LOGIC;   signal q_14_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_14_FFX_RST : STD_LOGIC;   signal q_14_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_0_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_0_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_0_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_31_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_31_FFY_RST : STD_LOGIC;   signal q_31_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_24_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_24_FFY_RST : STD_LOGIC;   signal q_24_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_24_FFX_RST : STD_LOGIC;   signal q_24_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_16_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_16_FFY_RST : STD_LOGIC;   signal q_16_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_16_FFX_RST : STD_LOGIC;   signal q_16_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_1_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_1_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_1_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_32_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_32_FFY_RST : STD_LOGIC;   signal q_32_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_2_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_2_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_2_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_26_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_26_FFY_RST : STD_LOGIC;   signal q_26_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_26_FFX_RST : STD_LOGIC;   signal q_26_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_18_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_18_FFY_RST : STD_LOGIC;   signal q_18_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_18_FFX_RST : STD_LOGIC;   signal q_18_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_3_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_3_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_3_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal debounce_timer_count_0_BXMUXNOT : STD_LOGIC;   signal N264 : STD_LOGIC;   signal debounce_timer_count_0_FFY_RST : STD_LOGIC;   signal debounce_timer_count_0_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal debounce_timer_count_0_FFX_RST : STD_LOGIC;   signal debounce_timer_count_0_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_4_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_4_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_4_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_28_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_28_FFY_RST : STD_LOGIC;   signal q_28_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_28_FFX_RST : STD_LOGIC;   signal q_28_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_20_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_20_FFY_RST : STD_LOGIC;   signal q_20_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_20_FFX_RST : STD_LOGIC;   signal q_20_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_5_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_5_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_5_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_6_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_6_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_6_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_30_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_30_FFY_RST : STD_LOGIC;   signal q_30_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_30_FFX_RST : STD_LOGIC;   signal q_30_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_7_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_7_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_7_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_0_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_0_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_0_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N210_GROM : STD_LOGIC;   signal N222_GROM : STD_LOGIC;   signal N222_FROM : STD_LOGIC;   signal m2_state_FFD2_LOGIC_ZERO : STD_LOGIC;   signal m2_state_FFD2_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m2_state_FFD2_GROM : STD_LOGIC;   signal N364 : STD_LOGIC;   signal m2_state_FFD2_FFY_SET : STD_LOGIC;   signal m2_state_FFD2_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD2_FFX_RST : STD_LOGIC;   signal m2_state_FFD2_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N228_GROM : STD_LOGIC;   signal m2_state_FFD12_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m2_state_FFD12_GROM : STD_LOGIC;   signal N301 : STD_LOGIC;   signal m2_state_FFD12_FFX_RST : STD_LOGIC;   signal m2_state_FFD12_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_2_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_2_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_2_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_3_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_3_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_3_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal xsign_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal xsign_OBUF_FFY_RST : STD_LOGIC;   signal xsign_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal ysign_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal ysign_OBUF_FFY_RST : STD_LOGIC;   signal ysign_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_8_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_8_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_8_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_8_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_8_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_8_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_1_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_1_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_1_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_2_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_2_FFY_RST : STD_LOGIC;   signal q_2_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_2_FFX_RST : STD_LOGIC;   signal q_2_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N234_GROM : STD_LOGIC;   signal N234_FROM : STD_LOGIC;   signal q_4_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_4_FFY_RST : STD_LOGIC;   signal q_4_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_4_FFX_RST : STD_LOGIC;   signal q_4_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD8_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m2_state_FFD8_GROM : STD_LOGIC;   signal I_m2_state_XX_FFD8_O : STD_LOGIC;   signal m2_state_FFD8_FFX_RST : STD_LOGIC;   signal m2_state_FFD8_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_6_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_6_FFY_RST : STD_LOGIC;   signal q_6_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_6_FFX_RST : STD_LOGIC;   signal q_6_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_8_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_8_FFY_RST : STD_LOGIC;   signal q_8_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_8_FFX_RST : STD_LOGIC;   signal q_8_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_10_SRMUX_OUTPUTNOT : STD_LOGIC; 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
天天综合色天天| 一区二区三区四区不卡视频| 美女视频网站久久| 欧美日韩高清一区二区三区| 亚洲国产综合91精品麻豆| 欧美色综合影院| 日韩高清中文字幕一区| 欧美大片日本大片免费观看| 极品少妇xxxx偷拍精品少妇| 久久精品视频在线看| 99久久婷婷国产综合精品| 一区二区三区在线免费播放| 欧美一区二区视频在线观看2022 | 亚洲色图视频网站| 91蜜桃在线观看| 亚洲成人午夜电影| 日韩精品一区二区三区中文不卡| 国产成人精品免费| 中文字幕亚洲不卡| 91精品欧美福利在线观看| 国产精品一级片| 一区二区三区在线观看视频| 91麻豆精品国产自产在线| 国模一区二区三区白浆| 亚洲乱码中文字幕| 精品美女在线观看| 97se狠狠狠综合亚洲狠狠| 青青草原综合久久大伊人精品| 久久久久久久久久看片| 在线免费视频一区二区| 久久99这里只有精品| 亚洲欧美日韩中文字幕一区二区三区| 欧美一区二区三区在线视频| jlzzjlzz亚洲日本少妇| 午夜精品久久久久久久久久久| 国产欧美一区二区三区在线看蜜臀 | 国产精品免费观看视频| 欧美日韩国产综合一区二区| 国产激情视频一区二区在线观看| 亚洲狠狠爱一区二区三区| 久久精品亚洲一区二区三区浴池 | 日韩免费观看高清完整版| 国产sm精品调教视频网站| 性做久久久久久久免费看| 国产精品青草综合久久久久99| 日韩区在线观看| 欧美最新大片在线看| 成人一区在线观看| 蜜臀a∨国产成人精品| 一区二区三区四区视频精品免费 | 色成年激情久久综合| 国产制服丝袜一区| 日本欧美久久久久免费播放网| 亚洲乱码国产乱码精品精小说| 337p粉嫩大胆色噜噜噜噜亚洲| 欧美日韩大陆一区二区| 菠萝蜜视频在线观看一区| 日本欧美韩国一区三区| 亚洲18影院在线观看| 亚洲私人黄色宅男| 中文字幕av不卡| 欧美精品一区二区精品网| 制服.丝袜.亚洲.另类.中文| 欧美三级日韩三级| 成人app在线观看| 国产成人超碰人人澡人人澡| 国产综合成人久久大片91| 久久精品国产久精国产| 久久精品免费看| 日韩在线观看一区二区| 香蕉久久夜色精品国产使用方法 | 一区二区国产视频| 国产精品电影一区二区| 中文字幕不卡在线| 国产亚洲视频系列| 久久精品欧美日韩| 精品久久人人做人人爱| 日韩欧美亚洲一区二区| 日韩精品一区二区三区在线观看 | 亚洲国产aⅴ天堂久久| 一区二区免费看| 亚洲一区二区三区三| 亚洲不卡av一区二区三区| 日韩中文字幕一区二区三区| 丝袜亚洲另类欧美| 青青草91视频| 国产精品一区一区三区| 国内外成人在线| 丁香一区二区三区| 国产suv精品一区二区883| 不卡一区二区在线| 色狠狠av一区二区三区| 欧美精品一二三| 欧美va在线播放| 亚洲国产精品t66y| 亚洲视频在线观看三级| 亚洲成精国产精品女| 麻豆精品一区二区av白丝在线| 成人午夜伦理影院| 国产大片一区二区| 91蜜桃在线观看| 欧美精品xxxxbbbb| 日韩欧美国产一二三区| 国产亚洲精品超碰| 伊人色综合久久天天人手人婷| 亚洲超丰满肉感bbw| 韩国女主播成人在线观看| 不卡的av电影在线观看| 欧美精品自拍偷拍| 久久久久久久久岛国免费| 亚洲女同一区二区| 欧美bbbbb| 91亚洲国产成人精品一区二三 | 91蜜桃网址入口| 69堂成人精品免费视频| 久久综合九色欧美综合狠狠| 亚洲视频一区在线| 九色综合狠狠综合久久| 91一区二区三区在线观看| 日韩欧美一二三区| 亚洲啪啪综合av一区二区三区| 麻豆中文一区二区| 波多野结衣亚洲一区| 337p亚洲精品色噜噜狠狠| 国产精品私人自拍| 日韩国产欧美在线视频| www.欧美.com| 日韩精品一区二区三区中文不卡| 亚洲免费电影在线| 精品亚洲成a人在线观看 | 69堂精品视频| 成人免费小视频| 国模无码大尺度一区二区三区| 欧洲生活片亚洲生活在线观看| 久久久精品人体av艺术| 丝袜美腿一区二区三区| 色综合久久99| 国产午夜精品在线观看| 日韩av一区二区三区四区| 色综合天天在线| 久久精品视频在线看| 麻豆一区二区99久久久久| 91成人看片片| 1000部国产精品成人观看| 国产一区二区在线影院| 日韩一级黄色片| 亚洲成人动漫av| 欧美在线观看一区二区| 中文字幕五月欧美| 国产成人av福利| 2023国产精品自拍| 男女男精品视频网| 欧美美女激情18p| 亚洲午夜精品一区二区三区他趣| 99在线精品观看| 国产精品国产三级国产aⅴ中文| 狠狠色丁香久久婷婷综合丁香| 日韩一区二区麻豆国产| 丝袜a∨在线一区二区三区不卡| 91极品美女在线| 亚洲男人的天堂在线观看| 91在线视频免费观看| 国产精品久久久久影院亚瑟| 国产69精品久久久久777| 国产丝袜欧美中文另类| 国产成人av电影在线观看| 国产日本一区二区| 国产精品资源在线看| 欧美国产日本视频| 成人国产在线观看| 国产精品二三区| 91美女视频网站| 亚洲卡通动漫在线| 欧美视频一区二区在线观看| 五月天久久比比资源色| 欧美精品久久久久久久多人混战 | 亚洲一卡二卡三卡四卡五卡| 色综合视频一区二区三区高清| 一片黄亚洲嫩模| 欧美精选一区二区| 日韩影院精彩在线| 欧美一级黄色大片| 激情偷乱视频一区二区三区| 久久精品一区二区三区四区| 成人一区二区三区视频在线观看| 国产精品国产a| 在线一区二区三区| 亚洲成a人v欧美综合天堂下载| 日韩欧美国产一二三区| 国产成人免费视| 日韩伦理免费电影| 欧美午夜在线观看| 免费人成在线不卡| 国产视频一区二区三区在线观看| 成人免费视频播放| 亚洲乱码国产乱码精品精可以看| 91精品在线一区二区| 国内精品在线播放| 亚洲欧洲av色图| 91精品国产免费|