亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? lattice的串口仿真的程序
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_tx_tb.vhd
--  Title:             uart_tx_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top transmitter testing
--                     There are 4 tests in different combinations:
--                     Test 1 : 5-bit data, even parity, 1 stop
--                     Test 2 : 5-bit data, even parity, 1.5 stop
--                     Test 3 : 5-bit data, odd parity, 1 stop
--                     Test 4 : 5-bit data, odd parity, 1.5 stop
--                     Test 5 : 5-bit data, stick even parity, 1 stop
--                     Test 6 : 5-bit data, stick even parity, 1.5 stop
--                     Test 7 : 5-bit data, stick odd parity, 1 stop
--                     Test 8 : 5-bit data, stick odd parity, 1.5 stop
--                     Test 9 : 5-bit data, no parity, 1 stop
--                     Test 10 : 5-bit data, no parity, 1.5 stop
--                     Test 11 : 6-bit data, even parity, 1 stop
--                     Test 12 : 6-bit data, even parity, 2 stop
--                     Test 13 : 6-bit data, odd parity, 1 stop
--                     Test 14 : 6-bit data, odd parity, 2 stop
--                     Test 15 : 6-bit data, stick even parity, 1 stop
--                     Test 16 : 6-bit data, stick even parity, 2 stop
--                     Test 17 : 6-bit data, stick odd parity, 1 stop
--                     Test 18 : 6-bit data, stick odd parity, 2 stop
--                     Test 19 : 6-bit data, no parity, 1 stop
--                     Test 20 : 6-bit data, no parity, 2 stop
--                     Test 21 : 7-bit data, even parity, 1 stop
--                     Test 22 : 7-bit data, even parity, 2 stop
--                     Test 23 : 7-bit data, odd parity, 1 stop
--                     Test 24 : 7-bit data, odd parity, 2 stop
--                     Test 25 : 7-bit data, stick even parity, 1 stop
--                     Test 26 : 7-bit data, stick even parity, 2 stop
--                     Test 27 : 7-bit data, stick odd parity, 1 stop
--                     Test 28 : 7-bit data, stick odd parity, 2 stop
--                     Test 29 : 7-bit data, no parity, 1 stop
--                     Test 30 : 7-bit data, no parity, 2 stop
--                     Test 31 : 8-bit data, even parity, 1 stop
--                     Test 32 : 8-bit data, even parity, 2 stop
--                     Test 33 : 8-bit data, odd parity, 1 stop
--                     Test 34 : 8-bit data, odd parity, 2 stop
--                     Test 35 : 8-bit data, stick even parity, 1 stop
--                     Test 36 : 8-bit data, stick even parity, 2 stop
--                     Test 37 : 8-bit data, stick odd parity, 1 stop
--                     Test 38 : 8-bit data, stick odd parity, 2 stop
--                     Test 39 : 8-bit data, no parity, 1 stop
--                     Test 40 : 8-bit data, no parity, 2 stop
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_tx_tb is
end uart_tx_tb;

architecture behavior of uart_tx_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sout_chk (
    numDataBits        : integer range 5 to 8;
    Txdata             : in std_logic_vector(7 downto 0);
    ParityBit          : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    constant cycleTime : in time;
    signal SOUT        : in std_logic) is
    variable i : integer;
  begin
    -- Wait for Start Bit
    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for cycleTime/32;
        exit when SOUT = '0';
        i := i + 1;
      else
        assert (false) report"Start bit Generation Failed"
        severity failure;
      end if;
    end loop;
    -- Start Bit checking
    for i in 1 to 15 loop
      wait for cycleTime/16;
      assert SOUT = '0'
        report "Start bit too short"
        severity failure;
    end loop;
    -- Data Bits checking
    for dataBit in 0 to numDataBits-1 loop
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = TxData(databit)
          report "Transmitted Data bits incorrect"
          severity failure;
      end loop;
    end loop;
    -- Parity Bit checking
    if (parityBitExist) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = ParityBit
          report "Transmitted Parity bit incorrect"
          severity failure;
      end loop;
    end if;
    -- Stop Bit checking
    if (stopBitLength = 1.0) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 1.5) then
      for i in 0 to 23 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1.5 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 2.0) then
      for i in 0 to 31 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 2 Stop bit incorrect"
          severity failure;
      end loop;
    else
      assert (false)
        report "Incorrect Stop bit length specified"
        severity failure;
    end if;
  end sout_chk;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal TestID           : integer := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SOUT Checking for UART Transmitter Functions Tests
-----------------------------------------------------------------------
  Sout_Chk_Proc: process
  begin

    wait for (10*CLK_PERIOD);
    
    -- Test 1 ----------------------------------------------------
    --   5-bit data, even parity, 1 stop
    sout_chk(5, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 2 ----------------------------------------------------
    --   5-bit data, even parity, 1.5 stop
    sout_chk(5, "01010101", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, True, CLK_PERIOD*16, SOUT);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久亚洲蜜桃| 日本午夜精品视频在线观看| 亚洲美女免费在线| 激情综合网激情| 欧美日韩中文字幕一区| 久久蜜桃av一区精品变态类天堂| 亚洲美女免费在线| 国产成人免费av在线| 91麻豆精品国产综合久久久久久 | 日韩精品成人一区二区三区| 国产精品91xxx| 日韩欧美一级精品久久| 亚洲人成影院在线观看| 国产精品一区二区三区四区| 欧美久久久一区| 一区二区三区欧美亚洲| 国产另类ts人妖一区二区| 51午夜精品国产| 亚洲午夜激情网站| 色网站国产精品| 亚洲色图欧洲色图婷婷| 国产不卡视频在线播放| 亚洲精品一区二区三区香蕉| 日韩av中文字幕一区二区| 欧美性受极品xxxx喷水| 亚洲精品乱码久久久久| 99riav一区二区三区| 欧美激情一区二区三区全黄| 国产精品自拍av| 久久久国产一区二区三区四区小说| 人人狠狠综合久久亚洲| 538在线一区二区精品国产| 亚洲一区二区综合| 欧美优质美女网站| 亚洲综合av网| 欧美丰满美乳xxx高潮www| 亚洲成国产人片在线观看| 欧美日韩一区二区欧美激情 | 久久色视频免费观看| 久久99精品久久久久久国产越南| 欧美一区二区三区人| 日产精品久久久久久久性色| 欧美一区日韩一区| 久久99久久99| 久久综合中文字幕| 国产69精品久久久久毛片| 国产精品高潮呻吟| 色94色欧美sute亚洲线路一久| 国产综合久久久久久鬼色| 欧美成人a视频| 国产精品夜夜嗨| 亚洲欧美偷拍卡通变态| 日本道精品一区二区三区| 亚洲一区二区av在线| 欧美一区二区三区人| 国产激情一区二区三区| 亚洲欧美乱综合| 91精品国产色综合久久| 国产精品一区2区| 玉足女爽爽91| 欧美α欧美αv大片| av激情综合网| 天天av天天翘天天综合网 | 在线观看免费成人| 蜜桃av噜噜一区| 中文字幕一区二| 欧美电影一区二区三区| 国产一区二区三区观看| 亚洲欧美偷拍卡通变态| 日韩亚洲欧美综合| 99久久精品免费| 蜜桃视频一区二区三区| 亚洲欧美日韩综合aⅴ视频| 欧美一区二区三区视频免费播放| 国产成人在线观看| 日本亚洲最大的色成网站www| 久久久不卡网国产精品二区| 在线免费观看视频一区| 国产精品一级片| 日韩精品一区第一页| 国产精品久久久久影院| 欧美变态tickle挠乳网站| 色激情天天射综合网| 国产一区免费电影| 天天综合色天天综合色h| 中文一区一区三区高中清不卡| 在线不卡免费欧美| 91麻豆国产香蕉久久精品| 狠狠色伊人亚洲综合成人| 亚洲国产另类av| 成人免费在线视频观看| 亚洲精品在线免费播放| 欧美人与禽zozo性伦| 91在线码无精品| 粉嫩av一区二区三区粉嫩| 蜜臀久久99精品久久久画质超高清| 亚洲少妇中出一区| 欧美国产1区2区| 久久久久久9999| 日韩手机在线导航| 在线成人免费观看| 欧美日韩精品一区视频| 91久久精品午夜一区二区| 99视频精品在线| 国产99久久久国产精品潘金| 久久99国产精品麻豆| 日韩av中文在线观看| 午夜免费欧美电影| 亚洲国产视频网站| 亚洲一卡二卡三卡四卡| 一区二区三区欧美| 亚洲综合色网站| 亚洲狠狠爱一区二区三区| 一区二区三区四区av| 亚洲欧美日韩人成在线播放| 国产精品久久久久影院亚瑟| 国产精品青草久久| 成人欧美一区二区三区在线播放| 日本一区二区高清| 国产精品久久久久久久久免费樱桃 | 69堂成人精品免费视频| 在线日韩国产精品| 国产最新精品免费| 国产成人精品综合在线观看| 国产精品一区专区| 不卡一区二区中文字幕| 91免费国产视频网站| 一本大道久久a久久综合婷婷| 色综合久久综合网欧美综合网| 91色视频在线| 欧美日韩免费高清一区色橹橹 | 成人免费av在线| 99久久99久久久精品齐齐| 91理论电影在线观看| 欧美亚洲另类激情小说| 欧美一级片免费看| 欧美精品一区二区三区在线| 国产亚洲成av人在线观看导航| 亚洲国产精品精华液ab| 一区二区视频在线看| 天天色综合天天| 国产精品99久久不卡二区| 色综合天天综合网国产成人综合天| 日本在线播放一区二区三区| 黑人精品欧美一区二区蜜桃| 国产宾馆实践打屁股91| 在线看不卡av| 久久亚洲影视婷婷| 亚洲免费在线观看视频| 免费成人在线观看视频| 成人免费视频免费观看| 欧美日韩日日骚| 久久精品一区二区三区不卡| 亚洲伦在线观看| 国产综合色视频| 欧美在线免费观看视频| 精品少妇一区二区三区视频免付费 | 欧美精品自拍偷拍动漫精品| 精品乱码亚洲一区二区不卡| 亚洲丝袜美腿综合| 精品在线一区二区| 91国产视频在线观看| 久久亚洲精精品中文字幕早川悠里| 亚洲情趣在线观看| 国产在线不卡一卡二卡三卡四卡| 91高清视频在线| 国产日韩精品一区二区浪潮av| 亚洲国产成人av| 成人av网站免费观看| 欧美成人精品福利| 亚洲国产精品视频| 成人动漫精品一区二区| 精品久久久久久最新网址| 亚洲一区二区三区影院| 国产成人av自拍| 精品国产精品网麻豆系列| 亚洲午夜精品17c| 一本大道久久a久久精二百| 久久一日本道色综合| 天天综合色天天综合色h| 色呦呦日韩精品| 亚洲国产精品成人久久综合一区| 日韩电影网1区2区| 欧美日韩1234| 亚洲日本在线观看| 成人午夜免费视频| 国产区在线观看成人精品| 麻豆国产精品官网| 91精品国产综合久久久蜜臀粉嫩 | 国产麻豆视频精品| 日韩精品一区国产麻豆| 日韩高清不卡一区二区| 欧美日韩一区二区欧美激情| 一区二区三区蜜桃网| 99久久综合99久久综合网站| 国产欧美一区在线| 福利一区在线观看| 国产精品色在线| 成人v精品蜜桃久久一区| 国产精品久久网站|