亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? lattice的串口仿真的程序
?? VHD
?? 第 1 頁(yè) / 共 5 頁(yè)
字號(hào):
    --   bit 5 : 1, stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00101001",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 18;---------------------------------------------------
    --   6-bit data, stick odd parity, 2 stop
    TestID <= 18;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 1, stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00101101",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 19 ---------------------------------------------------
    --   6-bit data, no parity, 1 stop
    TestID <= 19;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 0, parity disabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00000001",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 20 ---------------------------------------------------
    --   6-bit data, stick odd parity, 2 stop
    TestID <= 20;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 0, parity disabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 0, 6 data bit (bit[1-0]="01")
    --   bit 0 : 1, 6 data bit (bit[1-0]="01")
    write_reg (LCR,"00000101",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 21 ---------------------------------------------------
    --   7-bit data, even parity, 1 stop
    TestID <= 21;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00011010",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 22 ---------------------------------------------------
    --   7-bit data, even parity, 2 stop
    TestID <= 22;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00011110",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 23 ---------------------------------------------------
    --   7-bit data, odd parity, 1 stop
    TestID <= 23;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00001010",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 24 ---------------------------------------------------
    --   7-bit data, odd parity, 2 stop
    TestID <= 24;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 0, odd parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 2 stop bit
    --   bit 1 : 1, 7 data bit (bit[1-0]="10")
    --   bit 0 : 0, 7 data bit (bit[1-0]="10")
    write_reg (LCR,"00001110",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品麻豆久久久| 亚洲欧洲另类国产综合| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 欧美在线视频全部完| 精品一区二区三区在线观看| 一区二区三区在线观看网站| 精品国产一区二区三区久久久蜜月| av在线不卡网| 国产乱色国产精品免费视频| 无吗不卡中文字幕| 亚洲天堂av一区| 国产清纯美女被跳蛋高潮一区二区久久w| 欧洲一区二区三区在线| 国产成人免费9x9x人网站视频| 日韩经典中文字幕一区| 亚洲精品国产品国语在线app| 久久久久久久久99精品| 欧美一区二区女人| 欧美视频中文字幕| 91久久精品一区二区| 成人免费福利片| 国产美女精品在线| 麻豆专区一区二区三区四区五区| 一区二区三区在线视频播放| 国产精品免费观看视频| 国产婷婷精品av在线| 日韩精品一区二区三区swag| 欧美人牲a欧美精品| 欧美视频精品在线观看| 欧美无人高清视频在线观看| 91丨porny丨国产入口| 本田岬高潮一区二区三区| 国产成人一区在线| 国产成人午夜高潮毛片| 国内国产精品久久| 国产美女主播视频一区| 国内成人免费视频| 国产成人在线观看| 成人国产免费视频| 成人av网址在线| 成人高清免费观看| hitomi一区二区三区精品| 91在线免费播放| 日本韩国精品在线| 欧美午夜片在线看| 制服丝袜中文字幕一区| 欧美一区二区三区视频在线观看| 欧美电影在线免费观看| 日韩午夜三级在线| 精品乱码亚洲一区二区不卡| 久久嫩草精品久久久精品一| 国产精品污www在线观看| 国产精品灌醉下药二区| 亚洲精品成人在线| 亚洲一区二区三区在线| 日韩精品欧美成人高清一区二区| 日韩主播视频在线| 精品写真视频在线观看| 国产福利视频一区二区三区| av男人天堂一区| 欧美专区日韩专区| 777xxx欧美| 国产性色一区二区| 亚洲精品一卡二卡| 日本成人超碰在线观看| 国产精品自在欧美一区| 不卡欧美aaaaa| 欧美日免费三级在线| 日韩欧美国产一二三区| 国产精品丝袜91| 亚洲成人在线观看视频| 经典三级在线一区| 99综合影院在线| 7799精品视频| 亚洲欧洲成人自拍| 视频一区在线播放| 国产不卡一区视频| 欧美日韩亚州综合| 久久综合99re88久久爱| 亚洲精品国产视频| 经典一区二区三区| 在线精品视频一区二区三四| 欧美一区二区三区婷婷月色| 国产精品国产a| 麻豆国产精品视频| 91官网在线观看| 久久综合九色综合97婷婷| 一区二区三区国产精品| 乱一区二区av| 欧美在线制服丝袜| 久久精品亚洲精品国产欧美 | 免费在线观看日韩欧美| av一二三不卡影片| 欧美tickling挠脚心丨vk| 亚洲一区二区三区四区在线观看 | 香蕉加勒比综合久久 | 欧美精品视频www在线观看| 国产性做久久久久久| 丝袜美腿亚洲综合| 97se狠狠狠综合亚洲狠狠| 久久综合久久综合久久| 午夜欧美一区二区三区在线播放 | 欧美精品色一区二区三区| 国产精品久久久久四虎| 美女网站视频久久| 欧美在线一区二区三区| 中文字幕一区二区视频| 看电视剧不卡顿的网站| 欧美日韩国产一级片| 国产精品久久国产精麻豆99网站 | 国产精品一区二区黑丝| 欧美老人xxxx18| 一区二区国产盗摄色噜噜| 成人黄色网址在线观看| 欧美变态口味重另类| 日韩成人精品在线| 欧美日韩在线三级| 一区二区三区日本| 色综合久久综合网欧美综合网| 久久久久国产成人精品亚洲午夜| 免费久久99精品国产| 欧美丰满嫩嫩电影| 天天综合日日夜夜精品| 欧洲精品视频在线观看| 成人欧美一区二区三区在线播放| 国产成人h网站| 国产亚洲欧美一区在线观看| 国产一区欧美二区| 久久一二三国产| 国产麻豆成人精品| 国产日韩av一区二区| 国产成人在线影院 | 一区二区在线观看不卡| 色婷婷精品久久二区二区蜜臀av| 国产精品超碰97尤物18| 99精品在线免费| 亚洲视频一区在线观看| 色婷婷激情一区二区三区| 一二三区精品视频| 欧美在线观看视频在线| 午夜精品久久久| 欧美一区二区女人| 久久国产精品99精品国产| 精品国产伦一区二区三区观看体验| 久久电影网站中文字幕| 久久这里只有精品首页| 国产91精品一区二区麻豆网站| 国产欧美一区在线| 91色综合久久久久婷婷| 亚洲色大成网站www久久九九| 97aⅴ精品视频一二三区| 亚洲最色的网站| 51精品国自产在线| 国产最新精品精品你懂的| 国产欧美一区二区精品忘忧草| www.成人在线| 亚洲一区二区三区在线播放 | 一区二区在线观看免费视频播放| 欧美午夜电影网| 经典一区二区三区| 国产精品久久久久久久第一福利| 91蝌蚪porny成人天涯| 五月天激情综合| 日韩视频免费直播| 国产91在线|亚洲| 亚洲一二三区在线观看| 欧美电视剧在线看免费| 成人午夜免费电影| 捆绑紧缚一区二区三区视频| 欧美国产一区二区| 色成年激情久久综合| 另类综合日韩欧美亚洲| 欧美经典一区二区三区| 在线亚洲一区观看| 精品写真视频在线观看| 中文字幕制服丝袜一区二区三区| 欧美优质美女网站| 国内精品伊人久久久久影院对白| 国产精品国产精品国产专区不蜜| 欧美日本韩国一区二区三区视频 | k8久久久一区二区三区| 日韩福利视频导航| 国产精品青草久久| 337p亚洲精品色噜噜| 不卡的av在线播放| 久久国产夜色精品鲁鲁99| 亚洲欧洲精品天堂一级| 精品精品欲导航| 欧美视频完全免费看| 成人性生交大片免费看视频在线| 亚洲国产aⅴ天堂久久| 亚洲国产电影在线观看| 欧美一级搡bbbb搡bbbb| 一本大道久久a久久综合| 狠狠色丁香久久婷婷综合丁香| 亚洲资源在线观看| 中文av一区二区| 精品国产欧美一区二区| 欧美日韩国产在线播放网站| 91色在线porny|