亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pll.rpt

?? PLL是數字鎖相環設計源程序, 其中, Fi是輸入頻率(接收數據), 數字鎖相技術在通信領域應用非常廣泛
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   e:\myexample\pll\pll.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/27/2003 15:10:13

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

pll       EPM7032SLC44-5   3        14       0      19      3           59 %

User Pins:                 3        14       0  



Project Information                                   e:\myexample\pll\pll.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'fosc' chosen for auto global Clock


Project Information                                   e:\myexample\pll\pll.rpt

** FILE HIERARCHY **



|74169:3|
|74163:26|
|74163:26|p74163:sub|
|74163:27|
|74163:27|p74163:sub|
|edge:72|


Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

***** Logic for device 'pll' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                                
              E                                
              S                                
              E  r                             
              R  e                 f           
              V  s     V  G  G  G  o  G        
              E  e  f  C  N  N  N  s  N  q  q  
              D  t  i  C  D  D  D  c  D  0  2  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | q3 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | q4 
     GND | 10                                36 | q5 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | u/d 
    #TMS | 13                                33 | q1 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | d2 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | d1 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  c  l  l  a  d  
              E  E  E  E  N  C  k  d  a  h  0  
              S  S  S  S  D  C  1     g  e     
              E  E  E  E        6        a     
              R  R  R  R        9        d     
              V  V  V  V                       
              E  E  E  E                       
              D  D  D  D                       


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     3/16( 18%)   4/16( 25%)   0/16(  0%)   3/36(  8%) 
B:    LC17 - LC32    16/16(100%)  16/16(100%)   6/16( 37%)  15/36( 41%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            20/32     ( 62%)
Total logic cells used:                         19/32     ( 59%)
Total shareable expanders used:                  3/32     (  9%)
Total Turbo logic cells used:                   19/32     ( 59%)
Total shareable expanders not available (n/a):   3/32     (  9%)
Average fan-in:                                  5.15
Total fan-in:                                    98

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                     14
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     19
Total flipflops required:                       12
Total product terms required:                   52
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           3

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    4    2  fi
  43      -   -       INPUT  G            0      0   0    0    0    0    0  fosc
   5    (2)  (A)      INPUT               0      0   0    0    0    3    0  reset


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  27     29    B     OUTPUT      t        0      0   0    0    3    0    0  ahead
  24     32    B     OUTPUT      t        0      0   0    1    2    0    0  ck169
  28     28    B         FF      t        2      2   0    2    5    5    1  d0 (|74169:3|:3)
  29     27    B         FF      t        3      2   1    2    6    9    1  d1 (|74169:3|:15)
  31     26    B         FF      t        2      2   0    2    6    9    1  d2 (|74169:3|:29)
  26     30    B     OUTPUT      t        0      0   0    0    2    0    0  lag
  25     31    B     OUTPUT      t        0      0   0    0    3    0    0  ld
  41     17    B         FF   +  t        1      0   1    0    7    6    0  q0 (|74163:26|p74163:sub|:34)
  33     24    B         FF   +  t        1      1   0    0    7    5    0  q1 (|74163:26|p74163:sub|:35)
  40     18    B         FF   +  t        1      1   0    0    8    4    0  q2 (|74163:26|p74163:sub|:36)
  39     19    B         FF   +  t        1      0   1    0    8    7    1  q3 (|74163:26|p74163:sub|:37)
  37     21    B         FF   +  t        0      0   0    0    6    7    1  q4 (|74163:27|p74163:sub|:34)
  36     22    B         FF   +  t        0      0   0    0    6    8    1  q5 (|74163:27|p74163:sub|:35)
  34     23    B         FF      t        0      0   0    0    2    2    0  u/d


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (32)    25    B       DFFE   +  t        0      0   0    0    7    0    1  |edge:72|:1
 (17)    12    A       DFFE   +  t        0      0   0    0    1    4    1  |edge:72|out (|edge:72|:6)
 (12)     8    A      LCELL      t        0      0   0    1    0    0    1  :50
 (38)    20    B      LCELL      t        0      0   0    1    1    1    0  :52
  (7)     4    A      LCELL      t        0      0   0    0    1    4    1  :59


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

               Logic cells placed in LAB 'A'
        +----- LC12 |edge:72|out
        | +--- LC8 :50
        | | +- LC4 :59
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'A'
LC      | | | | A B |     Logic cells that feed LAB 'A':
LC8  -> - - * | * - | <-- :50

Pin
4    -> - * - | * * | <-- fi
43   -> - - - | - - | <-- fosc
LC25 -> * - - | * - | <-- |edge:72|:1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                          e:\myexample\pll\pll.rpt
pll

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久亚洲私人国产精品va媚药| 一区二区三区高清| 亚洲最色的网站| 国产老肥熟一区二区三区| 欧美午夜一区二区三区| 欧美激情一区二区三区四区| 日韩成人一级大片| 欧美日韩精品欧美日韩精品| 国产精品不卡一区| 国产美女精品一区二区三区| 欧美三级乱人伦电影| 亚洲精品免费视频| 国产suv精品一区二区6| 欧美变态tickle挠乳网站| 日韩国产在线观看| 欧美三级日韩三级| 一区二区三区欧美久久| 成人精品电影在线观看| 国产午夜精品一区二区三区嫩草| 美女网站一区二区| 欧美一级艳片视频免费观看| 亚洲第一综合色| 欧美最猛黑人xxxxx猛交| 亚洲色图.com| 99re这里都是精品| 亚洲视频免费在线观看| 91在线观看成人| 亚洲视频一区在线| 一本大道av一区二区在线播放| 国产欧美一区二区三区沐欲| 国产一区二区成人久久免费影院 | 91美女在线看| 中文字幕一区二区三区av| 成人毛片视频在线观看| 国产精品无码永久免费888| 国产乱一区二区| 久久久久久久久久久久电影| 国产传媒一区在线| 国产精品久久久久一区二区三区| 成人18精品视频| 亚洲人成网站精品片在线观看| 色偷偷一区二区三区| 亚洲国产美女搞黄色| 欧美妇女性影城| 激情欧美一区二区| 国产精品视频yy9299一区| av电影天堂一区二区在线| 亚洲人成网站色在线观看| 欧美精品一卡两卡| 国产乱淫av一区二区三区| 亚洲国产精华液网站w| 91在线播放网址| 日韩国产一二三区| 久久久不卡影院| 一本大道综合伊人精品热热| 肉丝袜脚交视频一区二区| 日韩精品一区二| 不卡一区在线观看| 亚洲国产精品一区二区www在线| 欧美不卡一区二区三区| 成人免费毛片app| 午夜精品久久久久久久99樱桃| 日韩欧美国产综合在线一区二区三区| 国产精品1区二区.| 亚洲一区二区三区四区不卡| 精品国产乱码久久久久久夜甘婷婷| 欧美喷潮久久久xxxxx| 久久av资源网| ...av二区三区久久精品| 91精品国产综合久久久蜜臀图片| 东方欧美亚洲色图在线| 三级久久三级久久| 一区免费观看视频| 亚洲精品一区二区三区精华液| www.色精品| 精品一区二区三区视频在线观看 | 日本亚洲欧美天堂免费| 日本一区二区三区电影| 欧美乱妇15p| 99久久国产综合精品麻豆| 蜜臀久久久99精品久久久久久| 亚洲色图在线播放| 久久久91精品国产一区二区精品| 欧美在线影院一区二区| 国产91露脸合集magnet | 亚洲综合免费观看高清完整版| 欧美精品一区二区蜜臀亚洲| 欧美色视频一区| 成人理论电影网| 国产精品一区二区久久精品爱涩| 亚洲成人av在线电影| 亚洲激情中文1区| 国产精品免费久久| 国产无一区二区| 日韩欧美你懂的| 欧美日韩国产首页在线观看| 99re在线视频这里只有精品| 成人在线综合网站| 国产一区二区不卡| 极品尤物av久久免费看| 免费看黄色91| 日韩电影免费在线看| 亚洲一区二区在线免费看| 亚洲特黄一级片| 中文字幕在线视频一区| 国产欧美视频在线观看| 久久久久久电影| 久久久久免费观看| 欧美精品一区二区三区蜜桃视频| 欧美一区日本一区韩国一区| 欧美性一级生活| 欧美在线你懂得| 91丝袜国产在线播放| 不卡一区二区在线| 色噜噜狠狠色综合欧洲selulu| 91免费版在线| 欧美丝袜丝交足nylons图片| 欧美日韩一区三区| 欧美精品自拍偷拍| 日韩欧美国产三级电影视频| 欧美xxxx老人做受| 久久久av毛片精品| 综合久久一区二区三区| 亚洲激情图片一区| 日韩激情一区二区| 极品少妇xxxx偷拍精品少妇| 国产一区999| 成人国产精品免费观看视频| 色哟哟精品一区| 这里是久久伊人| 国产偷v国产偷v亚洲高清| 欧美激情一区在线观看| 一区二区三区在线不卡| 亚洲国产中文字幕| 美女性感视频久久| 成人激情动漫在线观看| 色天使久久综合网天天| 欧美精品一二三| 久久亚洲私人国产精品va媚药| 日本一二三不卡| 亚洲激情欧美激情| 久久精品国产精品亚洲综合| 成人黄色777网| 欧洲精品视频在线观看| 日韩欧美另类在线| 国产精品麻豆久久久| 一区二区三区精品久久久| 日日摸夜夜添夜夜添精品视频| 狠狠色综合色综合网络| 色乱码一区二区三区88| 日韩女优电影在线观看| 国产精品久久久久永久免费观看 | 丝袜诱惑亚洲看片 | 日本最新不卡在线| 成人性生交大片免费看在线播放| 在线免费观看视频一区| 亚洲精品在线网站| 亚洲高清久久久| 国产成人午夜高潮毛片| 欧美最猛黑人xxxxx猛交| 国产日韩欧美不卡| 日韩影院在线观看| 一本久道中文字幕精品亚洲嫩| 日韩女优毛片在线| 亚洲综合视频在线| 高清不卡一二三区| 日韩亚洲国产中文字幕欧美| 中文字幕一区二区视频| 精品无人码麻豆乱码1区2区 | 国产**成人网毛片九色| 欧美久久一区二区| 亚洲人成精品久久久久久| 国产一区二区不卡| 日韩视频一区二区三区在线播放| 综合精品久久久| 国产成人高清视频| 欧美草草影院在线视频| 亚洲图片一区二区| 91在线无精精品入口| 国产欧美精品一区aⅴ影院| 麻豆精品一区二区| 欧美欧美午夜aⅴ在线观看| 亚洲六月丁香色婷婷综合久久 | 国产精品久久三| 久久超碰97人人做人人爱| 欧美日韩在线播放三区| 亚洲日本韩国一区| 成人午夜在线视频| 国产人成一区二区三区影院| 国产在线精品一区二区不卡了| 91精品国产色综合久久不卡电影| 亚洲一区二区av电影| 欧美天堂一区二区三区| 亚洲福利一区二区三区| 欧美中文字幕亚洲一区二区va在线| 中文字幕制服丝袜一区二区三区| 成人一级片在线观看| 亚洲桃色在线一区| 色婷婷亚洲综合| 一区二区三区成人在线视频|