亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mealy1.rpt

?? PLL是數字鎖相環設計源程序, 其中, Fi是輸入頻率(接收數據), 數字鎖相技術在通信領域應用非常廣泛
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                e:\myexample\pll\mealy1.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/17/2003 18:49:29

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

mealy1    EPF10K10LC84-3   2      3      0    0         0  %    3        0  %

User Pins:                 2      3      0  



Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

***** Logic for device 'mealy1' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V        I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E     C  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  X  K  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | Z 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | Q2 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | Q1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A19      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             3/53     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.66/4    ( 66%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        2
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  



Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  CK
   2      -     -    -    --      INPUT                0    0    0    3  X


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  69      -     -    A    --     OUTPUT                0    1    0    0  Q1
  71      -     -    A    --     OUTPUT                0    1    0    0  Q2
  73      -     -    A    --     OUTPUT                0    1    0    0  Z


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本v片在线高清不卡在线观看| 亚洲少妇最新在线视频| 中文字幕国产一区| 免费美女久久99| 欧美日韩精品一区视频| 一区二区三区美女| 99国产精品视频免费观看| 久久久久99精品一区| 国产一区二区调教| 久久久国产一区二区三区四区小说 | 日本视频中文字幕一区二区三区| 日韩一级黄色片| 国产精一品亚洲二区在线视频| 国产精品久久午夜| 欧美性淫爽ww久久久久无| 日日夜夜免费精品| 欧美极品xxx| 欧美日韩一区二区三区在线| 久久国产精品第一页| 国产精品区一区二区三区| 欧美人妖巨大在线| 国产精品18久久久久久久网站| 6080国产精品一区二区| 日本va欧美va精品| 久久精子c满五个校花| 成人国产一区二区三区精品| 亚洲一区在线视频观看| 欧美一区二区三区系列电影| 国产iv一区二区三区| 国产精品福利影院| 欧美亚洲动漫制服丝袜| 黄色精品一二区| 亚洲欧美日韩久久| 日韩欧美国产一区在线观看| 91污片在线观看| 欧美96一区二区免费视频| 国产欧美一区视频| 欧美日韩小视频| 国产成人免费在线观看不卡| 一区二区久久久久| 国产精品成人午夜| 久久尤物电影视频在线观看| 欧美亚一区二区| 91成人在线精品| 国产精品69毛片高清亚洲| 午夜av电影一区| 国产精品久久久久aaaa| 精品动漫一区二区三区在线观看| 一本到一区二区三区| 成年人国产精品| 国产成人免费视频网站| 国产一区二区在线看| 美腿丝袜亚洲一区| 麻豆精品视频在线观看| 婷婷中文字幕一区三区| 亚洲色欲色欲www在线观看| 久久人人爽爽爽人久久久| 日韩一区二区三区观看| 日韩欧美中文字幕一区| 精品国产凹凸成av人导航| 91精品国产高清一区二区三区 | 久久久精品中文字幕麻豆发布| 日韩一卡二卡三卡| 精品久久久久久久久久久久久久久 | 国模套图日韩精品一区二区| 午夜电影久久久| 美女爽到高潮91| 国产黄人亚洲片| 成人的网站免费观看| 一本大道综合伊人精品热热| 337p亚洲精品色噜噜狠狠| 久久网站热最新地址| 中文字幕在线一区免费| 亚洲午夜视频在线观看| 蜜臀av亚洲一区中文字幕| 国内外成人在线| 一道本成人在线| 日韩视频在线你懂得| 国产精品久久夜| 日韩电影在线免费看| 国产精品亚洲一区二区三区妖精 | 一区二区三区久久久| 午夜欧美一区二区三区在线播放| 日本系列欧美系列| 91丨九色porny丨蝌蚪| 91精品国产免费久久综合| 中文字幕在线一区二区三区| 亚洲444eee在线观看| 国产成人综合精品三级| 欧美日韩免费一区二区三区视频| 久久影院午夜论| 婷婷一区二区三区| 99在线精品一区二区三区| 欧美zozo另类异族| 亚洲va韩国va欧美va精品 | 久久精品欧美一区二区三区不卡| 亚瑟在线精品视频| 欧美军同video69gay| 国产资源在线一区| 国产精品久久久久久福利一牛影视| zzijzzij亚洲日本少妇熟睡| 成人欧美一区二区三区小说| 欧美亚洲一区三区| 国产一区不卡视频| 亚洲色图视频网站| 欧美一区二区美女| 99久久久无码国产精品| 亚洲成av人影院| 国产嫩草影院久久久久| 欧洲av在线精品| 精彩视频一区二区三区| 亚洲精品自拍动漫在线| 欧美一区二区三区成人| 成人免费三级在线| 青青草国产精品97视觉盛宴| 国产精品美女www爽爽爽| 欧美日韩精品福利| 免费美女久久99| 国产校园另类小说区| 成人少妇影院yyyy| 亚洲精品久久7777| 欧美人体做爰大胆视频| 久久精品国产久精国产爱| 精品黑人一区二区三区久久| 从欧美一区二区三区| 亚洲蜜桃精久久久久久久| 欧美日韩一区不卡| 国产精品一区二区你懂的| 亚洲欧美偷拍另类a∨色屁股| 欧美年轻男男videosbes| 国产91丝袜在线观看| 一区二区三国产精华液| 久久九九99视频| 欧美亚洲自拍偷拍| 成人自拍视频在线| 日韩一区精品字幕| 亚洲男帅同性gay1069| 精品精品国产高清a毛片牛牛| 欧美日韩高清影院| 欧美一区二区三区四区视频| 欧美日韩精品一区二区三区| 91麻豆福利精品推荐| 99久久99久久综合| 一本高清dvd不卡在线观看| 国模娜娜一区二区三区| 免费观看成人鲁鲁鲁鲁鲁视频| 性做久久久久久免费观看| 亚洲一级不卡视频| 洋洋av久久久久久久一区| 亚洲永久免费视频| 亚洲制服丝袜av| 三级精品在线观看| 久久成人久久鬼色| 国产精品一区在线观看乱码| 国产精品一区免费在线观看| 国产一区二区三区国产| 激情成人午夜视频| 不卡一区在线观看| 欧美午夜寂寞影院| 日韩精品一区二区三区在线| 精品国产一区二区三区久久影院 | 免费一级片91| 奇米色一区二区三区四区| 一区二区三区电影在线播| 日韩中文字幕亚洲一区二区va在线| 亚洲与欧洲av电影| 国产精品白丝jk黑袜喷水| 91一区二区三区在线播放| 制服丝袜亚洲网站| 国产蜜臀97一区二区三区| 一区二区不卡在线播放| 日本欧美一区二区三区| 99视频一区二区| 日韩精品一区在线观看| 国产精品久久久久影院| 蜜臀精品久久久久久蜜臀| 91在线视频18| 国产精品无圣光一区二区| 亚洲成人精品一区二区| 不卡的av电影| 久久久不卡网国产精品一区| 婷婷久久综合九色国产成人| 狠狠色狠狠色综合日日91app| 欧美日韩免费观看一区二区三区 | 欧美女孩性生活视频| 国产精品不卡一区二区三区| 久久99精品国产麻豆婷婷 | 国产视频在线观看一区二区三区| 国产精品久久夜| 国产91在线看| 久久久久久久久久久黄色| 无码av免费一区二区三区试看 | 亚洲线精品一区二区三区八戒| 精品亚洲欧美一区| 91黄色激情网站| 久久久91精品国产一区二区三区| 亚洲成精国产精品女| 91亚洲精品久久久蜜桃网站| 国产精品美女久久久久久久| 国产在线精品视频|