亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mealy1.rpt

?? PLL是數字鎖相環設計源程序, 其中, Fi是輸入頻率(接收數據), 數字鎖相技術在通信領域應用非常廣泛
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                e:\myexample\pll\mealy1.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/17/2003 18:49:29

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

mealy1    EPF10K10LC84-3   2      3      0    0         0  %    3        0  %

User Pins:                 2      3      0  



Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

***** Logic for device 'mealy1' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V        I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E     C  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  X  K  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | Z 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | Q2 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | Q1 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A19      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             3/53     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.66/4    ( 66%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        2
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   3   0   0   0   0   0      3/0  



Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  CK
   2      -     -    -    --      INPUT                0    0    0    3  X


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                       e:\myexample\pll\mealy1.rpt
mealy1

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  69      -     -    A    --     OUTPUT                0    1    0    0  Q1
  71      -     -    A    --     OUTPUT                0    1    0    0  Q2
  73      -     -    A    --     OUTPUT                0    1    0    0  Z


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本美女一区二区三区视频| 日韩专区在线视频| 欧美日韩高清一区| 黄色精品一二区| 日韩精品亚洲一区| 亚洲另类在线视频| 久久久国产精品午夜一区ai换脸| 欧美最新大片在线看| 懂色av一区二区三区蜜臀 | 亚洲国产综合91精品麻豆| 久久久不卡影院| 欧美精品亚洲二区| 91色在线porny| 国产成人午夜精品影院观看视频| 青青草97国产精品免费观看 | 久久嫩草精品久久久精品| 在线视频国内一区二区| 国产69精品久久777的优势| 精品一区二区在线观看| 亚洲bt欧美bt精品777| 亚洲欧美日韩国产中文在线| 国产清纯在线一区二区www| 欧美不卡在线视频| 日韩一区二区三| 欧美一区二区三区视频免费| 欧美三级三级三级爽爽爽| 在线影视一区二区三区| 色综合天天综合| av网站一区二区三区| 风间由美一区二区三区在线观看| 国产一区欧美二区| 国产在线精品一区二区| 国模无码大尺度一区二区三区| 日本视频一区二区| 秋霞午夜av一区二区三区| 日韩av电影免费观看高清完整版在线观看 | 亚洲综合视频在线观看| 亚洲人成精品久久久久久| 亚洲天堂中文字幕| 亚洲免费av在线| 亚洲国产精品一区二区www在线| 亚洲精品免费视频| 亚洲一区二区免费视频| 亚洲一本大道在线| 免费一级欧美片在线观看| 蜜臀精品久久久久久蜜臀| 精品一区二区三区不卡| 国产在线精品一区二区不卡了 | 欧美在线视频日韩| 欧洲一区二区av| 欧美日韩国产不卡| 日韩欧美一区在线| 2022国产精品视频| 1024成人网| 亚洲国产成人高清精品| 免费视频一区二区| 国产精品一区二区久久精品爱涩| 成+人+亚洲+综合天堂| 色一情一乱一乱一91av| 欧美日韩精品三区| 精品国产91久久久久久久妲己| 欧美激情一区在线观看| 一区二区三区不卡视频| 奇米888四色在线精品| 国产九九视频一区二区三区| 91免费看片在线观看| 欧美日韩黄色影视| 久久久久久亚洲综合| 亚洲欧美国产三级| 免费在线观看日韩欧美| 成人福利视频在线看| 欧美精品三级日韩久久| 久久久午夜电影| 一区二区三区欧美视频| 久久99精品视频| 91视频免费播放| 日韩午夜小视频| 亚洲男人的天堂av| 精品一区二区久久| 91视频在线看| 欧美精品一区二区久久婷婷| 亚洲视频一区二区在线观看| 蜜桃视频在线观看一区| 99免费精品视频| 欧美tickling网站挠脚心| 亚洲欧美一区二区不卡| 黄网站免费久久| 欧美日韩精品福利| 亚洲素人一区二区| 韩国理伦片一区二区三区在线播放| 91日韩一区二区三区| 日韩欧美色综合网站| 一区二区三区日韩精品| 国产.精品.日韩.另类.中文.在线.播放| 在线一区二区三区| 国产亚洲欧美一级| 日韩1区2区3区| 在线这里只有精品| 国产精品久久久久国产精品日日| 日本欧美一区二区三区| 97se亚洲国产综合自在线| 精品福利一二区| 日本人妖一区二区| 欧美日韩午夜在线| ●精品国产综合乱码久久久久 | 久久不见久久见免费视频1| 色屁屁一区二区| 国产精品乱子久久久久| 老司机一区二区| 欧美日本一区二区| 亚洲人成7777| 成人福利在线看| 国产日韩欧美电影| 国产精品一区二区免费不卡| 日韩欧美国产综合在线一区二区三区| 最新国产精品久久精品| 成人一道本在线| 久久夜色精品国产欧美乱极品| 日本美女一区二区三区视频| 欧美日韩国产一二三| 亚洲精品高清在线| 91麻豆产精品久久久久久| 国产精品久久久一本精品| 国产福利一区二区三区在线视频| 欧美一级精品在线| 日本在线观看不卡视频| 91精品国产综合久久久久久漫画| 午夜欧美电影在线观看| 欧美日韩国产综合一区二区| 亚洲一区二区三区四区的| 欧美中文字幕一二三区视频| 亚洲精品国产第一综合99久久 | 欧美自拍丝袜亚洲| 亚洲综合在线观看视频| 色噜噜狠狠成人网p站| 一区二区三区蜜桃网| 欧美在线免费播放| 亚洲二区在线视频| 在线播放欧美女士性生活| 亚洲一区免费观看| 欧美久久免费观看| 青娱乐精品在线视频| 日韩精品专区在线影院重磅| 久久精品国产久精国产爱| 精品美女一区二区| 国产成人自拍高清视频在线免费播放| 久久久亚洲高清| 成人免费不卡视频| 亚洲日本中文字幕区| 在线这里只有精品| 秋霞午夜av一区二区三区| 精品电影一区二区| 成人一区二区三区视频 | 韩国成人精品a∨在线观看| 精品成人在线观看| 成人午夜在线免费| 亚洲男同性视频| 欧美高清激情brazzers| 蜜桃久久久久久久| 日本一区二区在线不卡| 91丝袜高跟美女视频| 天堂资源在线中文精品| 精品免费国产一区二区三区四区| 福利一区福利二区| 一区二区在线免费| 欧美大胆人体bbbb| 国产成人精品免费看| 一区二区三区中文字幕精品精品| 欧美高清你懂得| 福利一区福利二区| 午夜婷婷国产麻豆精品| 2023国产精品自拍| 91福利社在线观看| 国产在线播放一区| 亚洲伦在线观看| 日韩欧美高清一区| 94色蜜桃网一区二区三区| 天堂成人国产精品一区| 国产精品麻豆久久久| 91精品久久久久久久久99蜜臂| 成人性生交大片免费| 日本欧美一区二区| 亚洲天堂av老司机| 精品久久久久久无| 在线观看成人小视频| 国产经典欧美精品| 午夜精品久久久久久久久久久| 久久久不卡网国产精品一区| 欧美中文字幕一区二区三区 | 中文天堂在线一区| 欧美精品日日鲁夜夜添| 99在线精品一区二区三区| 久久国产生活片100| 尤物在线观看一区| 久久精品无码一区二区三区| 欧美日韩高清不卡| 色婷婷香蕉在线一区二区| 国产一区二区三区在线观看免费| 亚洲国产另类精品专区| 国产精品久久久久久久久晋中|