?? phasemod.v
字號:
/*******************************************************************************
****************************************************************************
**
**
** Project Name : DDS
**
** Author : Daniel J. Morelli
** Creation Date : 03/03/96 22:27:56
** Version Number : 1.0
**
** Revision History :
**
** Date Initials Modification
**
**
** Description :
**
** This module will take the phase value from the phase accumulator and
** modulate it with the synchronous version of the modulation phase word.
**
**
*******************************************************************************/
module phasemod (
SYSCLK, // system clock input
RESETN, // global reset
SYNCPHSWD, // synchronous phase word
PHASE, // 8 bit quantized phase value
MCOS, // modulated digital cos output
MSIN, // modulated digital sin output
MODPHASE); // modulated phase output
// Port types
input SYSCLK, RESETN;
input[7:0] SYNCPHSWD, PHASE;
output MCOS, MSIN;
output[7:0] MODPHASE;
wire[7:0] mphs; // modulated phase from adder
reg[7:0] mphsreg; // modulated phase registered
wire c; // carry from adder not used
supply0 gnd; // low input
// design architecture
assign MODPHASE = mphsreg;
assign MSIN = ~mphsreg[7];
assign MCOS = ~(mphsreg[7] ^ mphsreg[6]);
claadd8s U_add(PHASE, SYNCPHSWD, gnd, mphs, c);
always @(posedge SYSCLK or negedge RESETN)
if (!RESETN)
mphsreg <= 8'h00;
else
mphsreg <= mphs;
endmodule
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -