亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 273.rpt

?? 服務器的的板在載控制器的AHDL程序,包括原理圖編譯,用在EPM7128上(CPLD).
?? RPT
字號:
Project Information                                  d:\digital_030423\273.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/10/2005 11:23:23

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

273       EPM7032LC44-6    3        1        0      1       0           3  %

User Pins:                 3        1        0  



Project Information                                  d:\digital_030423\273.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'clr' chosen for auto global Clear


Project Information                                  d:\digital_030423\273.rpt

** FILE HIERARCHY **



|74273:1|


Device-Specific Information:                         d:\digital_030423\273.rpt
273

***** Logic for device '273' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R  R                          R  
              E  E                          E  
              S  S                          S  
              E  E                          E  
              R  R                          R  
              V  V     V  G  c  G  c  G     V  
              E  E  d  C  N  l  N  l  N  q  E  
              D  D  1  C  D  r  D  k  D  1  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                         d:\digital_030423\273.rpt
273

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   1/16(  6%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   1/16(  6%)   0/16(  0%)   1/36(  2%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             2/32     (  6%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.00
Total fan-in:                                     3

Total input pins required:                       3
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                      1
Total flipflops required:                        1
Total product terms required:                    1
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                         d:\digital_030423\273.rpt
273

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   1      -   -       INPUT  G            0      0   0    0    0    0    0  clr
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  d1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         d:\digital_030423\273.rpt
273

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    1    0    0    0  q1 (|74273:1|:19)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                         d:\digital_030423\273.rpt
273

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 q1
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':

Pin
43   -> - | - - | <-- clk
1    -> - | - - | <-- clr
4    -> * | - * | <-- d1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                         d:\digital_030423\273.rpt
273

** EQUATIONS **

clk      : INPUT;
clr      : INPUT;
d1       : INPUT;

-- Node name is 'q1' = '|74273:1|Q1' 
-- Equation name is 'q1', type is output 
 q1      = DFFE( d1 $  GND, GLOBAL( clk), GLOBAL( clr),  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                  d:\digital_030423\273.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = on

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 2,630K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲男女毛片无遮挡| 欧美一区二区三区在线| 国产精品久久久99| 亚洲欧洲色图综合| 成人av免费在线播放| 亚洲欧洲成人自拍| 欧美在线999| 五月婷婷综合激情| 精品久久久久一区二区国产| 极品少妇xxxx精品少妇| 国产精品三级电影| 日韩**一区毛片| 欧美本精品男人aⅴ天堂| 国产又黄又大久久| 日韩欧美中文字幕制服| 国产精品123区| 亚洲免费观看在线观看| 欧美日韩免费一区二区三区视频| 国产精品午夜在线| 91久久国产综合久久| 亚洲不卡av一区二区三区| 成人app在线观看| 亚洲与欧洲av电影| 精品人在线二区三区| 成人性生交大片免费看视频在线 | 国产精品自拍毛片| 国产精品久久久久久久久动漫 | 亚洲欧美日韩国产手机在线| 欧美午夜在线观看| 国产成人夜色高潮福利影视| 精品免费日韩av| 99精品视频在线免费观看| 五月婷婷综合网| 中文成人综合网| 欧美人与z0zoxxxx视频| 成人视屏免费看| 蜜桃久久av一区| 亚洲视频电影在线| 欧美zozo另类异族| 91国产免费观看| 国产乱色国产精品免费视频| 国产黄色成人av| 亚洲一二三区不卡| 久久天天做天天爱综合色| 在线观看视频一区| 成人18精品视频| 韩国视频一区二区| 婷婷开心久久网| 亚洲人成影院在线观看| 久久网站热最新地址| 555夜色666亚洲国产免| 91啪亚洲精品| 成人免费毛片a| 国内精品免费在线观看| 国产亚洲欧美一级| 日韩久久久精品| 欧美日韩综合不卡| 免费看日韩a级影片| 亚洲精品国产a| 8x福利精品第一导航| 91免费版在线| 99久久久免费精品国产一区二区| 亚洲欧美成人一区二区三区| 国产亚洲欧美在线| 色哟哟亚洲精品| 99免费精品在线观看| 国产成人在线视频网站| 狠狠色狠狠色综合日日91app| 亚洲国产高清aⅴ视频| 91国偷自产一区二区使用方法| 午夜免费久久看| 亚洲一区二区高清| 精品国产精品网麻豆系列| aaa欧美日韩| 成人精品高清在线| 成人开心网精品视频| 亚洲777理论| 亚洲国产精品一区二区www在线 | 美腿丝袜亚洲综合| 亚洲欧美日韩在线播放| 一区在线观看免费| 亚洲视频你懂的| 亚洲精品视频免费观看| 一区二区三区欧美激情| 一区二区三区在线视频观看58 | 91性感美女视频| 裸体歌舞表演一区二区| 日本成人在线看| 玖玖九九国产精品| 一区二区久久久久久| 亚洲一区二区三区不卡国产欧美| 久久久91精品国产一区二区三区| 欧美日韩国产高清一区二区三区| 国产1区2区3区精品美女| 丁香另类激情小说| 99久久精品国产一区| 一本到不卡精品视频在线观看| 极品美女销魂一区二区三区| 亚洲一区二区在线视频| 日韩高清国产一区在线| 黄页视频在线91| 成人美女在线观看| 色综合久久88色综合天天| 欧美日韩国产a| 久久免费电影网| 欧美一区二区在线视频| 在线一区二区三区四区| 7777精品伊人久久久大香线蕉最新版| 成人h版在线观看| 欧美日韩在线播放| 精品国产乱码久久久久久1区2区| 欧美日韩一区二区三区在线| 91亚洲精品乱码久久久久久蜜桃| 国产精品原创巨作av| 91在线观看成人| 欧美一区二区黄色| 亚洲国产精品v| 丝袜美腿亚洲综合| 午夜成人免费电影| 国产成人免费9x9x人网站视频| 黄色精品一二区| 黄网站免费久久| 日本精品免费观看高清观看| 色偷偷久久一区二区三区| voyeur盗摄精品| 日韩一级成人av| 亚洲欧美区自拍先锋| 久久99国产乱子伦精品免费| 色综合久久综合网| 亚洲免费av高清| 另类综合日韩欧美亚洲| av电影在线不卡| 精品成人佐山爱一区二区| 一区二区三区加勒比av| 国产不卡视频在线播放| 91精品国产一区二区三区蜜臀| 欧美精品v国产精品v日韩精品| 欧美日韩黄色影视| 日本一区二区三区国色天香| 久久久不卡影院| 亚洲福利一二三区| 97久久人人超碰| 久久精品日产第一区二区三区高清版| 国产人久久人人人人爽| 日韩精品久久理论片| 精品一二三四区| 欧美日韩午夜在线视频| 中文一区二区在线观看| 精品一二线国产| 欧美一区二区三区视频免费 | 91色综合久久久久婷婷| 久久久久久99精品| 裸体一区二区三区| 4438成人网| 亚洲韩国精品一区| 色综合久久综合| |精品福利一区二区三区| 国产精品456露脸| 26uuu国产电影一区二区| 麻豆极品一区二区三区| 6080yy午夜一二三区久久| 亚洲一级二级三级在线免费观看| 九色综合国产一区二区三区| 欧美二区三区91| 亚洲v中文字幕| 欧美人体做爰大胆视频| 五月激情丁香一区二区三区| 色狠狠色狠狠综合| 久久男人中文字幕资源站| 狠狠色狠狠色综合系列| 色噜噜狠狠一区二区三区果冻| 日韩精品一区二区三区蜜臀 | 综合久久综合久久| 懂色av中文字幕一区二区三区 | 欧美国产日韩精品免费观看| 亚洲一区二区三区不卡国产欧美 | 久久影院午夜论| 国产一二三精品| 久久精品日韩一区二区三区| 国产精品一二三| 亚洲午夜久久久久久久久电影网| 激情综合网天天干| 久久久亚洲欧洲日产国码αv| 亚洲午夜精品一区二区三区他趣| 国产精品一区2区| 国产精品久久免费看| 91视频免费观看| 亚洲国产一区二区三区| 日韩一区二区在线观看视频| 老色鬼精品视频在线观看播放| 欧洲生活片亚洲生活在线观看| 久久久精品人体av艺术| 国产suv一区二区三区88区| 欧美一区中文字幕| 国产精品一卡二| 亚洲免费av网站| 欧美一区二区三区四区在线观看| 一区二区三区日韩在线观看| 欧美精品成人一区二区三区四区| 亚洲男人的天堂av|